ECE408/CS483/CSE408 Spring 2020

**Applied Parallel Programming** 

Lecture 3: Kernel-Based
Data Parallel Execution Model

© David Kirk/NVIDIA and Wen-mei Hwu, 2007-2018 ECE408/CS483/ECE498al, University of Illinois, Urbana-Champaign

2



# Objective

- To learn more about the multi-dimensional logical organization of CUDA threads
- To learn to use control structures, such as loops in a kernel
- To learn the concepts of thread scheduling, latency tolerance, and hardware occupancy

© David Kirk/NVIDIA and Wen-mei Hwu, 2007-2018 ECE408/CS483/ECE498al, University of Illinois, Urbana-Champaign

3









Processing a Picture with a 2D Grid

16×16
blocks

© David Kirk/NVIDIA and Wen-mei Hwu, 2007-2018
ECE408/CS483/ECE498al, University of Illinois, Urbana-Champaign





```
colorToGreyscaleConversion Kernel
            with 2D thread mapping to data
  // we have 3 channels corresponding to RGB
// The input image is encoded as unsigned characters [0, 255]
  __globa<sup>'</sup>l_
  void colorToGreyscaleConversion(unsigned char * grayImage, unsigned char * rgbImage,
                int width, int height) {
   int Col = threadIdx.x + blockIdx.x * blockDim.x:
  int Row = threadIdx.y + blockIdx.y * blockDim.y;
   if (Col < width && Row < height) {
    int greyOffset = Row*width + Col;
    // one can think of the RGB image having
    // THREE times as many columns of the gray scale image
    int rgbOffset = 3 * greyOffset;
    unsigned char r = rgbImage[rgbOffset ]; // red value for pixel
    unsigned char g = rgbImage[rgbOffset + 1]; // green value for pixel
    unsigned char b = rgbImage[rgbOffset + 2]; // blue value for pixel
    // perform the rescaling and store it
    // We multiply by floating point constants
    grayImage[grayOffset] = 0.21f*r + 0.71f*g + 0.07f*b;
© David Kirk/NVIDIA and Wen-mei Hwu, 2007-2018
ECE408/CS483/ECE498al, University of Illinois, Urbana-Champaign
```

```
colorToGreyscaleConversion Kernel
   with 2D thread mapping to data (cont'd)
  // we have 3 channels corresponding to RGB
  // The input image is encoded as unsigned characters [0, 255]
   global
  void colorToGreyscaleConversion(unsigned char * grayImage, unsigned char * rgbImage,
               int width, int height) {
   int Col = threadIdx.x + blockIdx.x * blockDim.x;
   int Row = threadIdx.y + blockIdx.y * blockDim.y;
   if (Col < width && Row < height) {
    int greyOffset = Row*width + Col;
    // one can think of the RGB image having
    // THREE times as many columns of the gray scale image
    int rgbOffset = 3 * greyOffset;
    unsigned char r = rgbImage[rgbOffset ]; // red value for pixel
    unsigned char g = rgbImage[rgbOffset + 1]; // green value for pixel
    unsigned char b = rgbImage[rgbOffset + 2]; // blue value for pixel
     // perform the rescaling and store it
    // We multiply by floating point constants
    grayImage[grayOffset] = 0.21f*r + 0.71f*g + 0.07f*b;
© David Kirk/NVIDIA and Wen-mei Hwu, 2007-2018
ECE408/CS483/ECE498al, University of Illinois, Urbana-Champaign
```

12



```
An Image Blur Kernel
  global
  void blurKernel(unsigned char * in, unsigned char * out, int w, int h) {
    int Col = blockIdx.x * blockDim.x + threadIdx.x;
    int Row = blockIdx.y * blockDim.y + threadIdx.y;
    if (Col < w && Row < h) {
       int pixVal = 0;
        int pixels = 0;
         Get the average of the surrounding BLUR SIZE x BLUR SIZE bo
        for(int blurRow = -BLUR_SIZE; blurRow <= BLUR_SIZE; ++blurRow) {</pre>
          for(int blurCol = -BLUR SIZE; blurCol <= BLUR SIZE; ++blurCol) {</pre>
            int curRow = Row + blurRow;
            int curCol = Col + blurCol;
            Verify we have a valid image pixel
            if(curRow > -1 && curRow < h && curCol > -1 && curCol < w) {
             pixVal += in[curRow * w + curCol];
              pixels++; // Keep track of number of pixels in the avg
      // Write our new pixel value out
      out[Row * w + Col] = (unsigned char) (pixVal / pixels);
© David Kirk/NVIDIA and Wen-mei Hwu, 2007-2018
ECE408/CS483/ECE498al, University of Illinois, Urbana-Champaign
```





```
An Image Blur Kernel
  _global_
  void blurKernel(unsigned char * in, unsigned char * out, int w, int h) {
    int Col = blockIdx.x * blockDim.x + threadIdx.x;
    int Row = blockIdx.y * blockDim.y + threadIdx.y;
    if (Col < w && Row < h) {
       int pixVal = 0;
        int pixels = 0;
      // Get the average of the surrounding BLUR_SIZE x BLUR_SIZE box
        for(int blurRow = -BLUR_SIZE; blurRow < BLUR_SIZE+1; ++blurRow) {</pre>
          for(int blurCol = -BLUR SIZE; blurCol < BLUR SIZE+1; ++blurCol) {</pre>
            int curRow = Row + blurRow:
            int curCol = Col + blurCol;
            / Verify we have a valid image pixel
            if(curRow > -1 && curRow < h && curCol > -1 && curCol < w) {
              pixVal += in[curRow * w + curCol];
 8.
 9.
              pixels++; // Keep track of number of pixels in the avg
      // Write our new pixel value out
10. out[Row * w + Col] = (unsigned char) (pixVal / pixels);
© David Kirk/NVIDIA and Wen-mei Hwu, 2007-2018
ECE408/CS483/ECE498al, University of Illinois, Urbana-Champaign
```



#### **CUDA Thread Blocks** All threads in a block execute the same kernel program (SPMD) **CUDA Thread Block** Programmer declares block: - Block size 1 to 1024 concurrent threads Thread Id #: - Block shape 1D, 2D, or 3D 0123... Threads within block have thread index numbers Kernel code uses thread index and block index to select work and address shared data Thread program Threads in the same block share data and synchronize while doing their share of the Threads in different blocks cannot cooperate Blocks execute in arbitrary order! Courtesy: John Nickolls, © David Kirk/NVIDIA and Wen-mei Hwu, 2007-2018

ECE408/CS483/ECE498al, University of Illinois, Urbana-Champaign

19

|                                      | ĠPU              | e Capabili<br>J-Depend<br>parison of Maxwell GM107 to Kepler GK | ent                 |           |
|--------------------------------------|------------------|-----------------------------------------------------------------|---------------------|-----------|
| CAU                                  | G                | GK107 (Kepler)                                                  | GM107               | (Maxwell) |
| Shared Memory / SM                   |                  | 16 / 48 kB                                                      | 64 kB               |           |
| Register File Size / SM              |                  | 256 kB                                                          | 256 kB              |           |
| Active Blocks / SM                   |                  | 16                                                              | 32                  |           |
| TDP                                  |                  | 64W                                                             | 60W                 |           |
| Transi                               | stors            | 1.3 Billion                                                     | 1.87 Billion        |           |
| Die Si:                              | re               | 118 mm <sup>2</sup>                                             | 148 mm <sup>2</sup> |           |
| © David Kirk/I Manuf<br>ECE408/CS485 | actoring Process | 28 nm                                                           | 28 nm               |           |









## Pitfall: Control/Branch Divergence

- · branch divergence
  - threads in a warp take different paths in the program
  - main performance concern with control flow
- GPUs use predicated execution
  - Each thread computes a yes/no answer for each path
  - Multiple paths taken by threads in a warp are executed serially!

© David Kirk/NVIDIA and Wen-mei Hwu, 2007-2018 ECE408/CS483/ECE498al, University of Illinois, Urbana-Champaign

26

# **Avoiding Branch Divergence**

 Try to make branch granularity a multiple of warp size (remember, it may not always be 32!)

```
if (threadIdx.x / WARP_SIZE > 2) {
    // THEN path (lots of lines)
} else {
    // ELSE path (lots of lines)
}
```

- · Still has two control paths
- But all threads in any warp follow only one path.

© David Kirk/NVIDIA and Wen-mei Hwu, 2007-2018 ECE408/CS483/ECE498al, University of Illinois, Urbana-Champaign

### **Example of Branch Divergence**

· Common case: use of thread ID as a branch condition

```
if (threadIdx.x > 2) {
    // THEN path (lots of lines)
} else {
    // ELSE path (lots more lines)
}
```

Two control paths (THEN/ELSE) for threads in warp

\*\*\* ALL THREADS EXECUTE BOTH PATHS \*\*\* (results kept only when predicate is true for thread)

© David Kirk/NVIDIA and Wen-mei Hwu, 2007-2018 ECE408/CS483/ECE498al, University of Illinois, Urbana-Champaign

27

#### **Block Granularity Considerations**

- For colorToGreyscaleConversion, should one use 8x8, 16x16 or 32x32 blocks? Assume that in the GPU used, each SM can take up to 1,536 threads and up to 8 blocks.
  - For 8x8, we have 64 threads per block. Each SM can take up to 1536 threads, which is 24 blocks. But each SM can only take up to 8 Blocks, so only 512 threads (16 warps) go into each SM!
  - For 16x16, we have 256 threads per block. Each SM can take up to 1,536 threads (48 warps), which is 6 blocks (within the 8 block limit). Thus, we use the full thread capacity of an SM.
  - For 32x32, we have 1,024 threads per Block. Only one block can fit into an SM, using only 2/3 of the thread capacity of an SM.

© David Kirk/NVIDIA and Wen-mei Hwu, 2007-2018 ECE408/CS483/ECE498al, University of Illinois, Urbana-Champaign