#### ECE408/CS483/CSE408 Spring 2020 Applied Parallel Programming

## Lecture 6: More on Tiling

© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2018 ECE408/CS483/ University of Illinois at Urbana-Champaign

1

#### How to Handle Matrices of Other Sizes?

- Lecture 5's tiled kernel
  - assumed integral number of tiles (thread blocks)
  - in all matrix dimensions.

How can we avoid this assumption?

• One answer: add padding, but not easy to reformat data, and adds transfer time.

Other ideas?

© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2018 ECE408/CS483/

3

## Objective

To learn to handle boundary conditions in tiled algorithms

© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2018 ECE408/CS483/ University of Illinois at Urbana-Champaign

© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2018 ECE408/CS483/

```
Let's Review Our Kernel
 __global__ void MatrixMulKernel(float* M, float* N, float* P, int Width)
   __shared__ float subTileM[TILE_WIDTH][TILE_WIDTH];
   ______shared__ float subTileN[TILE_WIDTH][TILE WIDTH];

 int bx = blockIdx.x; int by = blockIdx.y;

4. int tx = threadIdx.x; int ty = threadIdx.y;
   // Identify the row and column of the P element to work on
5. int Row = by * TILE_WIDTH + ty; // note: blockDim.x == TILE_WIDTH
6. int Col = bx * TILE WIDTH + tx; // blockDim.y == TILE WIDTH
7. float Pvalue = 0;
   // Loop over the M and N tiles required to compute the P element
    // The code assumes that the Width is a multiple of TILE WIDTH!
8. for (int m = 0; m < Width/TILE WIDTH; ++m) {
      // Collaborative loading of M and N tiles into shared memory
     subTileM[ty][tx] = M[Row*Width + m*TILE_WIDTH+tx];
10. subTileN[ty][tx] = N[(m*TILE WIDTH+ty)*Width+Col];
11.
      syncthreads();
     for (int k = 0; k < TILE WIDTH; ++k)
         Pvalue += subTileM[ty][k] * subTileN[k][tx];
      __syncthreads();
16. P[Row*Width+Col] = Pvalue;
```





First Tile Load for Block (1,1)

Threads (0,1) and (1,1) need special treatment

Shared Memory special treatment

N<sub>0,0</sub> N<sub>0,1</sub> N<sub>0,2</sub> N<sub>0,2</sub>



9

#### Major Cases in Toy Example

- Threads that calculate valid P elements but can step outside valid input
  - Second tile of Block(0,0), all threads when k is 1
- Threads that do not calculate valid P elements
  - Block(1,1), Thread(1,0), non-existent row
  - Block(1,1), Thread(0,1), non-existing column
  - $\ \mathsf{Block}(1,\!1), \ \mathsf{Thread}(1,\!1), \ \mathsf{non\text{-}existing row/column}$

© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2018 ECE408/CS483/

╛

11



10

#### Solution: Write 0 for Missing Elements

- Test during tile load: is target within input matrix?
  - If yes, proceed to load;

© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2018 ECE408/CS483/

- otherwise, just write 0 to shared memory.
- The benefit?
  - No specialization during tile use!
  - Multiplying by 0 guarantees that unwanted terms do not contribute to the inner product.

12



13



What About Threads Outside of P?

- If a thread is not within P,
  - All terms in sum are 0.
  - No harm in performing FLOPs.
  - No harm in writing to registers.
  - Must not be allowed to write to global memory!

So: Threads outside of P calculate 0, but store nothing.

© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2018 ECE408/CS483/

- -

14

#### Modifying the Tile Count

```
8. for (int m = 0; m < Width/TILE_WIDTH; ++m) {</pre>
```

The bound for **m** implicitly assumes that Width is a multiple of **TILE\_WIDTH**. We need to round up.

```
for (int m = 0; m < (Width - 1)/TILE WIDTH + 1; ++m) {
```

For non-multiples of TILE\_WIDTH:

- quotient is unchanged;
- · add one to round up.

For multiples of TILE\_WIDTH:

- quotient is now one smaller,
- but we add 1.

© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2018 ECE408/CS483/ University of Illinois at Urbana-Champaign 16

15

### Modifying the Tile Loading Code

We had ...

```
// Collaborative loading of M and N tiles into shared memory
9. subTileM[ty][tx] = M[Row*Width + m*TILE WIDTH+tx];
10. subTileN[ty][tx] = N[(m*TILE WIDTH+ty)*Width+Col];
```

Note: the tests for M and N tiles are NOT the same.

```
if (Row < Width && m*TILE WIDTH+tx < Width) {
   // as before
   subTileM[ty][tx] = M[Row*Width + m*TILE WIDTH+tx];
    subTileM[ty][tx] = 0;
```

© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2018 ECE408/CS483/

17

#### Modifying the Tile Use Code

We had ...

```
12. for (int k = 0; k < TILE WIDTH; ++k)
13. Pvalue += subTileM[ty][k] * subTileN[k][tx];
```

Note: no changes are needed, but we might save a little energy (fewer floating-point ops)?

```
if (Row < Width && Col < Width) {
   // as before
   for (int k = 0; k < TILE WIDTH; ++k)
       Pvalue += subTileM[ty][k] * subTileN[k][tx];
```

© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2018 ECE408/CS483/

And for Loading N...

We had ...

```
// Collaborative loading of M and N tiles into shared memory
9. subTileM[ty][tx] = M[Row*Width + m*TILE WIDTH+tx];
10. subTileN[ty][tx] = N[(m*TILE WIDTH+ty)*Width+Col];
```

Note: the tests for M and N tiles are NOT the same.

```
if (m*TILE WIDTH+ty < Width && Col < Width ) {
   // as before
   subTileN[ty][tx] = N[(m*TILE WIDTH+ty)*Width+Col];
    subTileN[ty][tx] = 0;
```

© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2018 ECE408/CS483/

18

## Modifying the Write to P

We had ...

```
16. P[Row*Width+Col] = Pvalue;
```

We must test for threads outside of P:

```
if (Row < Width && Col < Width) {
    // as before
    P[Row*Width+Col] = Pvalue;
```

© David Kirk/NVIDIA and Wen-mei W. Hwu. 2007-2018 ECE408/CS483/

19

20

19

# Some Important Points

- For each thread, conditions are different for
  - Loading M element
  - Loading N element
  - Calculation/storing output elements
- Branch divergence
  - affects only blocks on boundaries, and
  - should be small for large matrices.
- What about rectangular matrices?

© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2018 ECE408/CS483/

21

1

22

# ANY MORE QUESTIONS? READ CHAPTER 4!

© David Kirk/NVIDIA and Wen-mei W. Hwu, 2007-2018 ECE408/CS483/ University of Illinois at Urbana-Champaign