# 國立清華大學 Analog Circuit Design



Homework 1
Common Source Mosfet

學號:111063548

姓名:蕭方凱

## 目錄

| 電路   | <b>3</b>                                                                                 |
|------|------------------------------------------------------------------------------------------|
| Ope  | ration Points4                                                                           |
| a.   | Please design the device size of M1, load resistance RL, and the bias voltage VGS, to    |
| m    | ake the small signal voltage gain (vout /vi) equal to 5.0 (V/V)                          |
| b.   | Please use .op command to print out its small signal parameters 4                        |
| c.   | Please hand-calculate the gain value using SPICE parameters 5                            |
| DC S | Sweep                                                                                    |
| d.   | Please sweep the gate DC voltage to draw its DC transfer curve. And find the slope at    |
| th   | ne selected VGS6                                                                         |
| AC S | weep                                                                                     |
| e.   | Please plot the frequency response of this gain stage. And mark the poles and zeros      |
| OI   | n this curve. (Try to use .pz command (p.42 in tutorial) in SPICE)                       |
| f.   | Compared and simulated poles/zeros with hand calculation                                 |
| Disc | ussion9                                                                                  |
| g.   | We will use the bandwidth (MHz) / current consumption ( $\mu A$ ) as the figure of merit |
| (F   | oM). Try to make it large, and then fill the table below                                 |
| h.   | Please discuss how to achieve best FoM                                                   |

## 電路設計圖



#### **Operation Points**

a. Please design the device size of M1, load resistance RL, and the bias voltage VGS, to make the small signal voltage gain (vout /vi) equal to 5.0 (V/V)

| Design parameters | VGS  | W     | ı     | m   | RL    |
|-------------------|------|-------|-------|-----|-------|
|                   | VG3  | VV    | _     | 111 | IVE   |
| Design value      | 0.64 | 0.85u | 0.18u | 2   | 13.2K |

Please use .op command to print out its small signal parameters.

```
subckt
element
         0:m1
         0:n 18.1
model
region
         Saturation
id
           54.2179u
 ibs
         -1.761e-20
 ibd
         -208.2076a
          640.0000m
vgs
vds
          784.3231m
 vbs
            Θ.
 vth
          488.9080m
 vdsat
          170.8435m
          151.0920m
vod
            3.4042m
 beta
 gam eff
          507.4478m
          489.4182u
 qm
           22.0461u
 gds
 gmb
           66.0537u
            2.4369f
 cdtot
            3.1495f
 cgtot
            4.7434f
 cstot
 cbtot
            4.5459f
 cgs
            2.2454f
          612.1795a
 cgd
```

#### c. Please hand-calculate the gain value using SPICE parameters



## DC Sweep

d. Please sweep the gate DC voltage to draw its DC transfer curve. And find the slope at the selected VGS



Transfer curve: Vo=0.784V, VGS=0.64V



Vo/Vi transfer curve slope: the slope Vo/Vi= -5 at VGS=0.64V

### **AC Sweep**

e. Please plot the frequency response of this gain stage. And mark the poles and zeros on this curve. (Try to use .pz command (p.42 in tutorial) in SPICE)



Frequency response(Gain)



Frequency response(Phase)

#### f. Compared and simulated poles/zeros with hand calculation



## Discussion

g. We will use the bandwidth (MHz) / current consumption  $(\mu A)$  as the figure of merit (FoM). Try to make it large, and then fill the table below

| Parameter                            |                      | Result          |
|--------------------------------------|----------------------|-----------------|
| Supply Vdd                           | 1.5V                 | 1.5V            |
| M1 Device size (W/L x m)             |                      | 0.85u/0.18u x 2 |
| M1 VGS (mV)                          |                      | 0.64V           |
| M1 Bias Current (μA)                 | As small as possible | 54.28           |
| M1 Overdrive Voltage (mV)            | Vod > 0.15V          | 151.092         |
| M1 VDS Saturation Voltage (mV)       | vdsat                | 170.844         |
| M1 Transconductance (μΑ/V)           | gm                   | 489.418         |
| Load R (Kohm)                        |                      | 13.2            |
| Voltage Gain (V/V)                   | > 5.0 V/V            | 5.001           |
| Bandwidth (MHz)                      | > 30 MHz             | 30.712          |
| FoM ( BW (MHz) / Bias Current (μA) ) | As large as possible | 0.57            |

#### h. Please discuss how to achieve best FoM.

FoM=BW/Id, BW =  $\frac{1}{2\pi}\frac{1}{(ro//RL)x(C2//CL)}$ (Hz), Id= $K(VGS-Vth)^2$ , 其中 K 正比於 W/L, 故提高 FoM, 需將 BW 提高, Id 降低。

- Id 下降: Id=K(VGS Vth)<sup>2</sup>, K 和 Vth 為製程參數,故調整 VGS 來調整 Id, 調整方法為將 VGS 降低,但仍需使 VOV 大於 0.15(題目要求)。
- 2. BW 提高: BW =  $\frac{1}{2\pi}\frac{1}{(ro//RL)x(C2//CL)}$ (Hz),其中 C2 為 atto 等級(10 的-18 次方) 非常小,影響不大,而 CL 為題目給定,故不適用改變電容大小來改變頻寬。此題著重在 ro//RL 之調整,ro=VA/Id;RL 為自己設計,將 Id 變大或 RL 變小,都可使 BW 變寬, Id 提高時,雖 BW 提高,但 FoM=BW/Id,故很難保證 FoM 會變大。 而 RL 降低時,雖 BW 提高但整體 gain 下降,為防止 gain 因 RL 下降甚至低於 5,本題嘗試提高 gm 值, $gm=\frac{2Id}{vov}=2\sqrt{KId}$ ,在不調整 Id 情況下,盡量使 VOV 越小越好。

總結,使 VOV 等於 0.15,是提高 FoM 的一大原則。