

Date of publication xxxx 00, 0000, date of current version xxxx 00, 0000.

Digital Object Identifier 10.1109/ACCESS.2024.0429000

# Generative AI for Analog/RF Integrated Circuit Design and Netlist Synthesis: Evolving Methodologies and Emerging Applications

# ZEYAD H. ELSISI<sup>1</sup>, HEBA M. DRAZ<sup>2</sup>, and Third C. Author, Jr.<sup>3</sup>, (Member, IEEE)

<sup>1</sup>National Institute of Standards and Technology, Boulder, CO 80305 USA (e-mail: author@boulder.nist.gov)

Corresponding author: First A. Author (e-mail: author@ boulder.nist.gov).

This paragraph of the first footnote will contain support information, including sponsor and financial support acknowledgment. For example, "This work was supported in part by the U.S. Department of Commerce under Grant BS123456."

**ABSTRACT** Electronic Design Automation (EDA) in analog Integrated Circuits (ICs) continues to be a critical research area, yet its widespread adoption significantly lags behind its digital counterpart due to inherent complexities. This extended systematic review updates recent contributions in the last five years, specifically highlighting cutting-edge methods that address persistent domain-specific challenges such as data scarcity, efficient topology exploration, robust parameter optimization considering process-voltagetemperature (PVT) variations, and accurate layout parasitic management. Our primary objective is to equip researchers new to this rapidly evolving domain with a comprehensive collection of references, a refined understanding of current challenges, and practical application guidelines. We provide an in-depth methodological review of state-of-the-art machine learning (ML) and generative AI approaches—including Graph Neural Networks (GNNs), Large Language Models (LLMs), and Variational Autoencoders (VAEs)—which are increasingly applied across various analog circuit design tasks, from topology synthesis to parameter sizing and validation. Notably, this survey expands on previous works by integrating discussions on newer, comprehensive frameworks like FALCON and MenTeR, which introduce end-to-end design, multi-agent workflows, and advanced layout-aware optimization. To the best of the authors' knowledge, this is the second review after [1] to comprehensively explore these latest applications of generative AI models in analog IC circuit design, charting their evolution and impact. We conclude by identifying key future research directions, emphasizing few-shot learning, multi-modal AI, and advanced multi-agent systems to further simplify human-tool interaction and guide design space exploration for industrial-scale analog ICs.

**INDEX TERMS** Analog integrated circuits (ICs), electronic design automation (EDA), generative artificial intelligence (GenAI), graph neural networks (GNNs), large language models (LLMs), machine learning (ML), netlist synthesis, parameter optimization, layout-aware sizing, topology synthesis, variational autoencoders (VAEs).

#### I. INTRODUCTION

THE escalating complexity and diverse performance requirements of modern analog systems underpin advancements in crucial technologies such as generative AI, 5G/6G communication, and quantum computing. "analog genie" These demands necessitate full-flow automation to effectively manage the intricate trade-offs between numerous performance parameters, a task where traditional manual approaches are notoriously time-consuming and heavily reliant on scarce expert knowledge. While digital design automation has witnessed extensive development and widespread adop-

tion across both industry and academia, the automation of analog IC design continues to face significant challenges.

Researchers have made concerted efforts to automate various stages of the analog design flow "genAI paper". Conventionally, the process is segmented into three primary areas at the circuit level: topology selection, circuit sizing, and layout generation, often with complex feedback loops, as clearly shown in Fig. 1. Although remarkable progress has been achieved in layout generation tools, such as MAGICAL and ALIGN, and in certain aspects of digital IC design with generative AI, the development of scalable and robust solu-

<sup>&</sup>lt;sup>2</sup>Department of Physics, Colorado State University, Fort Collins, CO 80523 USA (e-mail: author@lamar.colostate.edu)

<sup>&</sup>lt;sup>3</sup>Electrical Engineering Department, University of Colorado, Boulder, CO 80309 USA



tions for analog circuit sizing and comprehensive topology design remains a formidable challenge. Furthermore, a truly practical automation flow at each stage must inherently account for the interdependencies across design stages"5,6,7 from genAI paper"; for instance, the initial selection of a topology must proactively consider potential layout parasitics and their subsequent impact on performance metrics.

The fundamental challenge arises from the intricate design complexities of analog ICs. Unlike digital ICs that can be universally and hierarchically abstracted into Boolean logic representations and easily described with high-level hardware description languages (e.g., Verilog and VHDL) or programming languages (e.g., C), analog ICs remain intractable to such abstraction due to their lack of systematic hierarchical representation and the heuristic and knowledge-intensive nature of their design process [1]. This makes automating analog IC design using programming languages similar to those for digital ICs extremely difficult. As such, domain experts have followed a longstanding manual flow to design analog ICs. This process involves a number of time-consuming stages, such as selecting/creating an existing (new) circuit topology (i.e., defining the connections between devices), optimizing device parameters based on the topology to achieve desired performance, and designing the physical layout of the optimized circuit for manufacturing. Importantly, the topology generation stage is the foundation and most creative part of the analog IC design process, posing a formidable and perennial challenge to design automation. Addressing it is the key to accelerating the development of analog ICs.

In response to these challenges, machine learning (ML) has emerged as a promising solution. Learning-based methods, which leverage simulation data for training, offer more efficient design space exploration. ML techniques can be applied individually or in combination to facilitate decisionmaking, function approximation, and black-box optimization. Recent breakthroughs in generative AI, a subset of ML, have presented transformative opportunities to expedite these conventional design flows. Models such as Graph Neural Networks (GNNs) have shown significant advantages for handling graph-structured circuit data, while Variational Autoencoders (VAEs) are being explored to learn underlying data distributions for tasks like topology optimization. Furthermore, Large Language Models (LLMs), traditionally used for natural language processing, have demonstrated remarkable adaptability to large-scale design problems, including layout automation, optimization, and topology generation.

Despite these advances, many prior studies on ML-driven analog circuit design have often focused on isolated subtasks or simple, homogeneous circuits, overlooking the complexities of real-world heterogeneous systems. "AI Circuit, The persistent lack of comprehensive, generic, and diverse datasets with robust metrics has been a major impediment to thoroughly evaluating and improving ML algorithms in the analog domain. Moreover, many early generative AI approaches for topology generation were limited in scale, producing single types of small or conventional ICs, or suffered

from ambiguous representations. This has encouraged the recent works to try bridging these gaps by proposing more holistic frameworks that integrate multiple design stages, leverage multi-agent systems, and incorporate layout-aware optimization to better reflect practical design scenarios. "AI Circuit, FALCON, MenTeR "ADO-LLM", "Analog-GENIE", "AMP-AGENT"



FIGURE 1. Analog design automation flow, focusing on circuit-level automation. Dashed lines indicate dependencies between design stages.

This paper aims to bridge these gaps by providing an updated and expanded systematic review of generative AI applications in analog IC design. We particularly focus on recent developments that push the boundaries of automation across the entire design pipeline, addressing shortcomings such as data scarcity, limited scalability, and inadequate layout awareness. Specifically, this review will integrate analysis of groundbreaking new frameworks like:

- AnalogGenie: A generative engine focused on the automatic discovery of diverse, large, and unseen analog circuit topologies using a scalable sequence-based graph representation and an augmented dataset.
- AnalogCoder: The first training-free LLM agent that designs analog circuits through Python code generation, employing feedback-enhanced flows and a circuit tool library.
- SPICEPilot: A framework leveraging LLMs to generate Python-based SPICE code, addressing data scarcity by automating dataset creation and providing standardized benchmarking.
- AnalogXpert: An LLM-based agent for subcircuit-level SPICE code generation that incorporates circuit design expertise through a proofreading strategy for iterative error correction.
- MenTeR: A fully-automated multi-agent workflow for end-to-end RF/Analog circuit netlist design, emphasizing specification understanding, collaborative optimization, and test bench validation through Chain-of-Stage reasoning and Diagram-Aware RAG.
- FALCON: A unified ML framework enabling fully automated, specification-driven analog circuit synthesis through performance-driven topology selection, GNN-



based parameter inference, and layout-constrained optimization, validated with industrial-grade simulations.

- AICircuit: A multi-level dataset and benchmark that facilitates the development and evaluation of ML algorithms for both homogeneous and heterogeneous analog and RF circuit designs.
- AMSNet: A netlist dataset for Analog and Mixed-Signal (AMS) circuits, which consists of 734 topologies and has been utilized for LLM-based AMS circuit auto-design and netlist generation.
- AnalogCoderPro: A training-free, end-to-end multimodal LLM framework that unifies topology generation and device sizing. It advances AnalogCoder by incorporating a multimodal diagnosis-and-repair feedback loop that uses simulation logs and waveform images for autonomous error correction.

These frameworks represent significant strides toward achieving holistic, human-competitive, and even superhuman capabilities in analog IC design.

The main contributions of this paper are as follows:

- Comprehensive Survey of Recent Advancements: Examine and compare recent advancements in generative AI for analog circuit design, with a particular focus on evolving techniques that address topology exploration, scalable parameter sizing, robust PVT variations, and realistic layout parasitics.
- Methodological Review of State-of-the-Art Techniques: Provide a methodological review of state-of-the-art generative AI techniques applied in analog circuit design automation, including Graph Neural Networks (GNNs), Large Language Models (LLMs), and Variational Autoencoders (VAEs), showcasing their latest applications and interconnections.
- Analysis of Novel Comprehensive Frameworks: Integrate and analyze new, comprehensive frameworks such as FALCON, MenTeR, AnalogGenie, AnalogCoder, SPICEPilot, and AnalogXpert, which were not thoroughly covered in previous surveys, providing insights into their unique contributions and synergistic potential.
- Practical Resource Compilation: Collect and synthesize abundant resources, open-source codes, and application guidelines to serve as a practical reference for researchers new to or advancing within the field of analog circuit automation.

The remainder of this paper is structured as follows: section II summarizes and compares previous review papers in terms of their automation scope and the ML techniques covered, highlighting the gaps addressed by this work. section III introduces fundamental IC design challenges and outlines how these challenges shape the automation task for generative AI. section IV provides the fundamentals of generative AI relevant to recent research, including detailed discussions on GNNs, LLMs, and VAEs. section V comprehensively compares significant research works, focusing on their method-

ologies, key problems they attempt to solve, and their contributions to the evolving landscape of analog design automation. Finally, section VI outlines future research directions and challenges for large-scale industrial adoption, including discussions on multi-agent systems and multi-modal AI.

#### II. RELATED WORKS AND SURVEY LANDSCAPE

The rapid evolution of Artificial Intelligence (AI) and foundation models has spurred numerous systematic reviews aimed at capturing the state-of-the-art in Electronic Design Automation (EDA) "To add all previous survery papers".

This section summarizes the scope of previous survey papers and highlights the critical gaps that this work addresses, particularly concerning the application of generative AI to the complex domain of analog integrated circuits (ICs).

#### A. TAXONOMY OF PRIOR AI FOR EDA SURVEYS

Existing reviews on AI for EDA can generally be categorized into two major types based on the AI paradigm they cover "A survey of circuit foundation models":

# 1) Supervised Predictive AI Techniques

This category represents the mainstream of earlier AI for EDA solutions "circuit foundation model, generative AI for analog IC", focusing on supervised predictive models tailored for specific tasks, such as early prediction of design quality metrics (e.g., timing, area, power). These works have been extensively studied and covered in earlier surveys "put all previous surveys". However, they often fall short in addressing the unique challenges of analog IC design, which requires more than just predictive accuracy. The need for creativity in topology generation and the handling of continuous parameter spaces are aspects that these surveys do not fully explore.

# Foundation AI Techniques (Circuit Foundation Models - CFMs)

This emerging trend focuses on models characterized by pretraining on large datasets followed by fine-tuning for specific applications, enhancing generalization and generative capabilities "put survey of circuit foundation models here". The concept of Circuit Foundation Models (CFMs) encompasses two primary approaches: encoder-based and decoder-based models. Encoder-based models, such as Graph Neural Networks (GNNs), are adept at learning representations from graph-structured data, making them suitable for tasks like topology classification and parameter prediction. Decoder-based models, including Variational Autoencoders (VAEs) and Large Language Models (LLMs), excel in generating new designs by learning the underlying distribution of existing circuits.

Most recent surveys on second type CFMs have primarily focused on decoder-based models, specifically Large Language Models (LLMs) for EDA "search of relevant papers in the survey paper". This focus reflects the immense generative potential demonstrated by LLMs in areas like Hardware De-



scription Language (HDL) code generation, verification, and debugging "search of relevant papers in the survey paper".

# B. COMPARISON OF COVERAGE AND GAPS

A direct comparison reveals that existing surveys often suffer from limitations in scope, depth of analog coverage, or model inclusivity "pick relevant papers from previous surveys".

**TABLE 1. Comparison of Survey Focus and Gaps** 

| Survey      | ML/AI Techniques      | Gaps Addressed                 |
|-------------|-----------------------|--------------------------------|
| Traditional | Bayesian Optimization | Lack coverage of generative AI |
| Analog      | (BO),                 | (LLMs, VAEs) and end-to-end    |
| Surveys     | Evolutionary          | integration; often overlook    |
|             | Algorithms (EA),      | post-layout effects            |
|             | Deep Neural Networks  |                                |
|             | (DNNs),               |                                |
|             | Convolutional Neural  |                                |
|             | Networks (CNNs)       |                                |
| LLM-        | Decoder LLMs          | Lacks encoders (GNNs);         |
| EDA         |                       | digital bias; limited          |
|             |                       | analog focus                   |
| Recent      | Encoder/Decoder       | Missing latest GenAI &         |
| Perspec-    | LLMs                  | multi-agent analog             |
| tives       |                       | applications                   |

Specific Gaps in Previous Literature:

# 1) Model Inclusivity:

Model inclusivity addresses whether a survey covers the necessary range of AI paradigms critical for analog circuit automation, specifically encompassing both generative and predictive models. The majority of LLM-focused surveys covered only decoder-based LLMs. This survey, in contrast, incorporates both encoder-based GNNs (used for generalized circuit representation learning and predictive tasks like design quality evaluation) and decoder-based LLMs (used for generative tasks) into a unified CFM framework.

- CFM Survey: (to adjust the link) This work is highly model-inclusive. It systematically defines and categorizes all works within the foundation model paradigm into two primary types: encoder-based methods (which typically learn generalized representations for predictive tasks, e.g., Graph Neural Networks (GNNs)) and decoder-based methods (which leverage Large Language Models (LLMs) for generative tasks). This approach inherently covers the diverse model architectures used across the digital and analog EDA flows.
- LLM for EDA Survey (The Leak): The primary limitation of this survey is its exclusive focus on Large Language Models (LLMs), which are decoder-based foundation models. This narrow scope results in a critical omission of foundational encoder-based methods. Many breakthroughs in analog automation rely on non-LLM techniques, such as Graph Neural Networks (GNNs) and Variational Autoencoders (VAEs), which are fundamental for tasks like parasitic modeling and topology generation (e.g., CktGNN). By concentrating solely on LLMs, this survey overlooks a substantial and active segment of foundational analog AI research.

 Analog AI Survey: This paper aims to provide a comprehensive methodological review encompassing GNNs, LLMs, and VAEs as applied to analog circuit sizing and automation.

### 2) Analog Depth:

Analog circuit design poses unique challenges, such as complexity due to diverse components, intricate interconnections, and the necessity of direct device-level representation, unlike the high-level abstraction available in digital design.

- AnalogGenAI Survey: The AnalogGenAI survey offers the deepest focus, dedicated entirely to analog IC design methodologies and applications. It effectively highlights core analog challenges including data scarcity, topology exploration, PVT variations, and layout parasitics. This survey is particularly rich in techniques for circuit sizing, reinforcement learning, and layout-aware automation. However, much of the research discussed focuses on relatively simple circuits like Op-Amps, with complex systems such as PLLs and power amplifiers being comparatively underexplored.
- CFM and LLM4EDA Surveys: Both CFM and LLM4EDA dedicate sections to analog circuits. The CFM survey lists recent works like AnalogGenie, AnalogCoder, and LaMAGIC. The LLM4EDA survey details contributions in initial specification/topology selection, schematic design/simulation (e.g., AnalogCoder, ADO-LLM, LaMAGIC), and layout design (e.g., LLANA, LayoutCopilot).

Gap and Contribution: While previous surveys acknowledge the analog domain, detailed coverage of advanced generative capabilities, especially those focusing on scalable and flexible topology discovery, is often summarized. Our survey will emphasize recent breakthroughs that address fundamental analog design difficulties:

- Scalable Topology Discovery: We highlight approaches like AnalogGenie, which addresses scalable and general analog design by broadening the variety of ICs and increasing device counts. AnalogGenie introduces a sequence-based, pin-level graph representation to efficiently capture large analog circuit topologies, enabling the discovery of diverse and unseen topologies.
- Practical Topology Synthesis: We examine specialized LLM agents like AnalogXpert, which moves toward practical topology synthesis by formulating it as a subcircuit-level SPICE code generation problem. AnalogXpert achieves significantly higher success rates (40% on synthetic data, 23% on real data) compared to baselines like AnalogCoder (8% and 6%, respectively) due to its use of a subcircuit library and a human experience-based proofreading strategy.

# 3) Emerging Frameworks and Methodologies

Despite the advancements in analog design automation, several challenges remain unaddressed. These include:



• End-to-End Automation: End-to-end automation, spanning from specifications to layout-aware netlists, is identified as a critical future direction across all three existing surveys.

**Gap and Contribution:** The current literature often tackles topology generation and parameter optimization as separate, sequential stages, which can lead to suboptimal results when inherent topological constraints are ignored during sizing. Our survey highlights new efforts that unify these stages:

- -- Unified Generation and Optimization: AnalogCoder-Pro is introduced as a training-free, multimodal LLM framework designed for end-to-end analog circuit design, jointly performing topology generation and device sizing. It focuses on transforming natural-language design objectives into optimized netlists.
- -- Layout-Constrained Synthesis: FALCON unifies topology selection, parameter inference, and layout-aware optimization in a single end-to-end pipeline. It guides parameter inference using a differentiable layout cost, integrating schematic and physical considerations.
- Multi-Agent and Feedback Systems: The use of autonomous agents and sophisticated feedback loops is crucial for handling the complexity and iterative nature of analog design.

The LLM4EDA survey notes the trend toward LLM autonomous agents that iteratively improve code quality by incorporating feedback. It specifically mentions Layout-Copilot as an LLM-powered multi-agent collaborative framework for analog layout design. AnalogCoder employs a feedback-enhanced design flow to refine generated circuits based on functional checks and simulation results.

**Gap and Contribution:** Recent advancements incorporate multi-modal inputs and highly specialized agents to improve robustness and efficiency beyond basic feedback loops:

- -- Multi-Modal Diagnosis::AnalogCoder-Pro advances the feedback loop by incorporating a multimodal diagnosis-and-repair feedback loop that utilizes simulation error messages and waveform images to autonomously correct design errors.
- -- Specialized Multi-Agent Systems: MenTeR proposes a fully-automated multi-agent workflow integrated into an end-to-end analog design framework. It uses specialized agents for specification understanding, design refinement via Chain-of-Stage (CoS) reasoning, and diagram-aware retrieval, demonstrating significant performance improvements over single-agent approaches, even tackling complex circuits like the CMOS Bandgap Reference. Similarly, AmpAgent is an LLM-based multi-agent system specifically for multi-stage am-

plifier schematic design.

• Data Scarcity Solutions: The lack of large, highquality, and publicly available analog circuit datasets remains a fundamental bottleneck.

All three existing surveys recognize this challenge. The CFM survey explicitly discusses synthetic dataset generation and advanced data augmentation techniques as necessary paths forward. The AnalogGenAI survey advocates for the creation of open-source datasets and testbenches like AICircuit.

Gap and Contribution: Our survey highlights critical recent efforts focused on generating large-scale, automated, and multi-modal analog datasets, which are essential for training robust foundation models.

- -- Generative Dataset Creation: We discuss new automated frameworks designed to extract data at scale. AnalogGenie addressed this gap by building an extensive dataset of over 3,000 distinct analog circuit topologies with diverse functionalities, expanded by over 70x using data augmentation.
- -- Automated Schematic-to-Netlist Extraction: We review frameworks dedicated to overcoming the image-to-netlist conversion barrier. Masala-CHAI is a fully automated framework leveraging LLMs and custom deep network models to generate SPICE netlists from schematic images, resulting in the largest curated open-source dataset of  $\sim$ 7,500 SPICE netlists from textbooks. Similarly, AM-Snet 2.0 uses deep-learning-based image instance segmentation for robust net detection to generate netlists and subsequently reconstruct digital schematics, overcoming the limitations of previous heuristic methods on noisy schematics. These tools directly address the deficiency of SPICE netlist data compared to digital HDL code and don't need to forget SPICEPilot; which is based on LLMgenerated SPICE datasets.

By focusing on these specific advancements—particularly the deep integration of multi-modal data, multi-agent reasoning, unified topology-sizing optimization, and large-scale dataset generation—our survey provides a current and comprehensive understanding of the Generative AI landscape for complex analog circuit design, building upon and extending the scope of the existing literature.

By incorporating over 130 relevant works, spanning both predictive (encoder-based) and generative (decoder-based) methodologies, this survey provides a comprehensive collection of resources and application guidelines for researchers targeting industrial-scale analog IC design challenges.

## **III. FUNDAMENTAL ANALOG IC DESIGN CHALLENGES**

The quest for automating Analog Integrated Circuit (IC) design is obstructed by several foundational challenges inherent to continuous-signal processing, which contrast sharply with the structured nature of digital design. These challenges drive



the complexity of the design cycle and necessitate advanced generative AI solutions.

# A. DESIGN STAGES: TOPOLOGY SELECTION, CIRCUIT SIZING, AND LAYOUT GENERATION

The conventional manual flow segments the design into three critical, tightly coupled stages: topology selection, circuit sizing (parameter inference), and layout generation. A persistent challenge is the inherent strong interdependency across these stages. The performance of a circuit hinges on the topological choices, parameter values, and eventual physical implementation, where optimization in one stage often restricts success in the next.

- 1) **Topology Selection and Synthesis:** This is widely regarded as the most creative and challenging initial phase. Automation efforts must overcome the immense design space and the lack of a universal, scalable representation method for circuits. Frameworks like AnalogGenie address this by proposing models that can automatically discover diverse, large, and previously unseen circuit topologies.
- 2) Circuit Sizing and Parameter Optimization: This stage involves setting precise physical dimensions (W/L ratios, component values) to meet specific performance targets. As the number of parameters increases, optimization becomes computationally intensive and prone to local minima.
- Layout Generation: The final stage demands adherence to complex manufacturing constraints while mitigating physical effects.

## B. INTRICATE TRADE-OFFS AND NON-LINEARITY

Analog circuits must successfully navigate numerous, often contradictory, performance requirements simultaneously, such as Power, Performance, Area (PPA), in addition to noise, gain, and linearity.

- 1) Conflicting Metrics and Application Specificity: Improving one metric often degrades another (e.g., increasing device size improves noise performance but increases parasitics and reduces speed). Moreover, analog IC design is highly application-specific, relying on designer intuition to define context-dependent Figures of Merit (FoM) and acceptable compromises.
- 2) **High Non-Linearity:** The relationship between circuit parameters and performance metrics is often highly non-linear, especially in complex circuits. AICircuit highlights this issue, noting that metrics such as phase noise in Voltage-Controlled Oscillators (VCOs) and performance metrics in Power Amplifiers (PAs) are difficult for even advanced models (MLPs, Transformers) to learn effectively.

# C. ABSTRACTION GAP AND DESIGN COMPLEXITY

Analog circuits exhibit a fundamental complexity rooted in the continuous nature of signals and their low-level representation:

- Low-Level Representation: Unlike digital circuits, which can be abstracted hierarchically into Boolean logic using high-level Hardware Description Languages (HDLs), analog circuits resist such simplification. Analog design inherently operates at the device level. Even basic functions, such as an analog adder, require explicit configuration and wiring of multiple MOSFETs and resistors, unlike a succinct digital implementation.
- 2) **Combinatorial Complexity:** Analog circuits comprise a diverse mixture of voltage sources, MOSFETs, resistors, and capacitors. The intricate interconnections mean that even minor parameter adjustments can drastically alter functionality, potentially leading to a combinatorial explosion in the design search space.
- 3) Heterogeneous Systems: Scaling solutions to real-world, complex heterogeneous circuits (systems combining blocks with distinct functionalities, like a transmitter combining a VCO and a PA) remains challenging. Critically, AICircuit demonstrated that models trained on individual homogeneous circuits cannot generalize well to large heterogeneous systems due to load effects and strong coupling between blocks.

#### D. DATA SCARCITY AND ACQUISITION BOTTLENECK

The scarcity of large, comprehensive analog circuit datasets is a severe barrier to applying generative AI methods.

- 1) Proprietary Data and Language Scarcity: Semiconductor companies protect proprietary designs, leading to few publicly available datasets. Furthermore, SPICE (Simulation Program with Integrated Circuit Emphasis), the predominant language for analog netlists, has a much smaller footprint in public code repositories compared to digital HDLs (like Verilog), complicating LLM domain learning.
- 2) Schema-to-Netlist Bottleneck: Much of the available analog design information exists only as schematic diagrams in papers and textbooks. Converting these schematic images into executable SPICE netlists typically requires painstaking manual transcription.
- 3) Addressing Data Needs:
  - AMSnet 2.0: Directly tackles this data bottleneck by constructing a large-scale database comprising transistor-level schematics, SPICE netlists, and component positional information. This resource is crucial for training Multimodal Large Language Models (MLLMs) to recognize and understand schematics.
  - AICircuit: Provides a comprehensive, highfidelity, multi-level benchmark dataset covering both homogeneous and complex heterogeneous circuits simulated using commercial tools.
  - AnalogGenie: Addressed data scarcity by collecting an extensive dataset of over 3,000 diverse circuit topologies and employing data augmentation



- techniques to expand it substantially.
- Frameworks like AnalogCoder and SPI-CEPilot: Utilize LLMs to generate functional Python/PySpice code, effectively generating synthetic data and accelerating dataset creation.

#### E. PVT VARIATIONS AND ROBUSTNESS

Analog designs must be robust against Process, Voltage, and Temperature (PVT) variations. A design optimized under nominal conditions may fail under worst-case scenarios, necessitating computationally expensive PVT corner analysis to ensure design viability.

#### F. LAYOUT PARASITICS AND PHYSICAL AWARENESS

The transition from schematic-level design to physical layout introduces parasitic effects that critically influence performance, especially in high-frequency (RF/mm-wave) and advanced technology nodes. Ignoring these effects leads to schematic-to-layout mismatch.

- Unified Layout Constraints: The FALCON framework unifies the schematic and physical domain by incorporating layout constraints directly into the optimization loop. It uses a differentiable layout model to analytically compute area penalties and enforce design rules during gradient-based parameter inference, guiding the optimization toward physically realizable solutions.
- 2) Multimodal Diagnosis: AnalogCoder-Pro addresses the challenge of layout-sensitive performance by integrating a multimodal diagnosis-and-repair feedback loop. This system can analyze complex non-textual data, such as waveforms and frequency response images, to diagnose issues related to physical effects that textual logs might miss, improving the design refinement process.

# G. AMBIGUITY, HEURISTICS, AND THE NEED FOR UNIFIED FLOWS

The reliance on expert intuition and heuristic decisionmaking in analog design makes formalizing the design process for AI challenging.

- Topology-Sizing Decoupling: Traditionally, topology generation and device sizing are treated sequentially, often resulting in suboptimal choices that lead to expensive, iterative redesigns.
- 2) **Unified and Agentic Approaches:** Generative AI aims to capture and operationalize this expertise:
  - AnalogCoder-Pro: addresses the decoupling challenge by aiming for a unified framework that combines topology generation and device sizing, supported by multimodal feedback and a circuit tool library for managing component reuse.
  - AnalogCoder: introduced a training-free LLM agent utilizing a prompt engineering and a feedback-enhanced flow to achieve automated design and self-correction.

- AnalogXpert: focuses on incorporating human expertise by formulating topology synthesis as a subcircuit-level task complemented by a proofreading strategy that allows the LLM agent to iteratively correct errors based on predefined design rules.
- MenTeR: uses a multi-agent framework powered by Chain-of-Stage (CoS) reasoning to decompose complex problems and employs Diagram-Aware RAG (DA-RAG) to retrieve information, ensuring that expert knowledge embedded in diagrams is effectively used throughout the design flow.

# IV. ML AND LLM FUNDAMENTALS IN ANALOG EDA

The automation of Analog Integrated Circuit (IC) design is a critical yet challenging frontier in Electronic Design Automation (EDA). "1" Analog circuit design involves intrinsic complexities, such as continuous design spaces, coupled performance metrics (e.g., gain, noise, bandwidth, power), and dependence on expert heuristics, which historically limited the widespread adoption of automation compared to the digital domain."1"

Recently, the paradigm shift toward foundation models developed through self-supervised pre-training on large datasets followed by efficient fine-tuning has opened new avenues for automating complex circuit design tasks."4,5" These models, collectively referred to as Circuit Foundation Models (CFMs), are typically categorized into encoder-based methods for predictive tasks and decoder-based methods utilizing Large Language Models (LLMs) for generative tasks. "4,6,7"

# A. FOUNDATIONAL MACHINE LEARNING CONTEXT

Traditional ML approaches-alongside LLMs—have been systematically applied to address core analog challenges, particularly circuit sizing and layout generation. "1,8" Traditional ML/AI Techniques prior to the extensive use of LLMs, foundational AI methods often leveraged the structural nature of circuits:

- Deep Neural Networks (DNNs): DNNs are multilayer feedforward networks capable of learning complex, non-linear mappings between inputs (e.g., circuit parameters) and outputs (e.g., performance metrics). They have been widely applied for fast surrogate modeling, enabling rapid prediction of circuit performance to accelerate optimization loops.
- Convolutional Neural Networks (CNNs): CNNs are specialized DNNs designed to process grid-like data, such as images. In analog design, CNNs have been employed for tasks like extracting features from layout images, recognizing circuit patterns from schematics, and assisting in parasitic extraction or defect detection.
- Graph Neural Networks (GNNs): GNNs are crucial for generating representations that capture both the topological and feature information of circuits. Analog EDA tasks can be mapped onto graph structures, supporting functions like layout symmetry extraction and parasitic



- prediction. Early generative AI efforts like CktGNN formulated topology design as a graph generation task for Op-Amps. (to do: Other examples include GNN-based approaches for transistor-level design space exploration and layout optimization.)
- Reinforcement Learning (RL) and Optimization: RL techniques have been effectively applied to automate topology selection and device sizing in analog circuits. (to add references here) By formulating the design process as a sequential decision-making problem with states representing circuit configurations, actions corresponding to parameter adjustments, and rewards reflecting performance metrics, RL agents can systematically learn optimal design policies.
  - For instance, frameworks such as RLATS employ RL to incrementally construct analog circuits using predefined subcircuit libraries. Additionally, hybrid approaches combining Bayesian Optimization (BO) with LLMs, exemplified by ADO-LLM, integrate domain expertise to enable more efficient and knowledge-driven design space exploration.
- Generative Models: Generative models represent a transformative paradigm in analog circuit design, leveraging deep learning to synthesize novel circuit topologies and physical layouts. By learning latent representations from existing designs, these models can generate innovative configurations tailored to specific performance requirements. Variational Autoencoders (VAEs) and Generative Adversarial Networks (GANs) have emerged as particularly effective techniques for layout generation, topology exploration, and parameter optimization, providing a principled, data-driven methodology for navigating vast and complex design spaces. (to add references here:)

# B. FUNDAMENTALS OF LARGE LANGUAGE MODELS IN ANALOG EDA

LLMs, generally classified as decoder-based foundation models (to add references here: ), have emerged as powerful tools for generative tasks within analog EDA. Their core application revolves around generating textual circuit representations (netlists or descriptive code) from natural language specifications. ("22", "23")

The adaptation of LLMs from general Natural Language Processing (NLP) tasks to analog circuit design is driven by several key factors and specialized techniques:

 Generative Capability: LLMs are typically trained as generative pre-trained transformers, often employing a decoder-only architecture. This makes them ideal for generative EDA tasks such as generating Hardware Description Language (HDL) code (in the digital domain), or, in the analog domain, generating SPICE netlists or Python code (e.g., PySpice) that defines the circuit connectivity and devices based on high-level specifications.

- 2) Abstraction Gap: Unlike digital design, which uses high-level functional abstractions (e.g., Verilog), analog circuit design necessitates a low-level, componentspecific design process that directly represents physical components. ("28 -> 30") LLMs must bridge this abstraction gap, requiring specialized domain knowledge and robust methods to handle the device-level complexities and continuous nature of analog circuits. ("28", "31")
- 3) Reasoning and Knowledge Integration: LLMs excel at processing massive text data and are increasingly used to distill complex human expertise and rules from academic papers. (to add references here:) This text reasoning ability can be leveraged to prune the optimization search space. For instance, one multi-agent framework extracts analog sizing relationships from academic literature to significantly enhance the efficiency of conventional optimization algorithms, demonstrating improvements up to 26.6×. (to add references here:)
- 4) **Domain Adaptation Techniques:** To effectively apply LLMs to analog EDA, several domain adaptation techniques are employed ("24", "32"):
  - Prompt Engineering and In-Context Learning (ICL): This training-free approach involves crafting precise instructions, examples, and contextual information directly into the prompt to guide the LLM's design process. AnalogCoder, for example, successfully implemented a training-free LLM agent using domain-specific prompt engineering to generate PySpice code. ICL can be seen as implicit fine-tuning, as it produces meta-gradients through forward computation.
  - Supervised Fine-Tuning (SFT): When sufficient domain-specific data is available or can be synthesized, SFT is used to update the LLM's parameters for better domain adaptation: Data Generation: Frameworks like Masala-CHAI automate the process of creating large-scale, high-quality SPICE netlist datasets (7,500 examples) from analog textbooks by extracting schematics and generating corresponding captions and netlists. This high-quality data is then used for SFT. Topology Generation: LaMAGIC utilizes SFT on curated datasets to generate analog topology, specifically focusing on power converters.
  - Chain-of-Thought (CoT): This technique encourages the LLM to generate detailed, step-by-step reasoning processes before outputting the final answer. AnalogXpert utilizes CoT to decompose the topology synthesis task into logical steps, such as block selection and connection, simulating the human design process.
  - Retrieval-Augmented Generation (RAG): RAG is crucial for addressing the data scarcity bottle-



neck in analog EDA by linking the LLM to external knowledge bases:

- -- Mechanism: RAG retrieves relevant information (e.g., netlist snippets, design specifications, or precedents) from circuit datasets and injects it into the LLM prompt as context.
- -- Diagram-Aware RAG (DA-RAG): Analog design relies heavily on non-textual information like schematics. MenTeR introduced DA-RAG, leveraging an LLM to transform schematic diagrams and associated annotations found in textbooks into textual representations, enabling retrieval and comprehensive capture of design requirements.
- -- **Application:** RAG is employed to assist in tasks like topology selection, documentation Q&A, and enhancing the generation of netlists by providing specific examples and design patterns from the retrieved data.
- 5) **Iterative and Multi-Agent Systems:** Given the complexity of analog design tasks, LLMs are often deployed within iterative and multi-agent frameworks to enhance robustness and performance:
  - **Feedback Loops:** AnalogCoder incorporates a feedback-enhanced design flow, where the LLM iteratively refines its generated designs based on simulation results and error messages, mimicking human-in-the-loop correction processes.
  - Proofreading Strategies: AnalogXpert incorporates a domain-specific proofreading strategy where a checker verifies block selection and connection in the generated topology and provides detailed revision messages back to the LLM agent for iterative refinement.
  - Multi-Agent Systems: Complex tasks are handled by multiple specialized agents. Examples include AmpAgent, which uses agents for literature analysis, mathematical reasoning, and device sizing, and MenTeR, which uses a Chain-of-Stage (CoS) reasoning agent workflow to decompose complex design tasks into manageable sub-tasks.
- 6) Multimodal Fundamentals: Analog EDA inherently deals with non-textual information, such as circuit diagrams, simulation results, and layout images. Multimodal LLMs (MLLMs) are employed to integrate these diverse data types, typically through dedicated vision and text encoders.
  - Visual Reasoning: MLLMs are essential for tasks that involve interpreting visual outputs, like waveform plots and schematics. Frameworks like AnalogCoder-Pro utilize a multimodal diagnosisand-repair feedback loop that incorporates both simulation error messages and waveform images to help the LLM autonomously correct functional errors.

• Schematic Interpretation: The development of datasets like AMSNet 2.0 (which includes schematic images, netlists, and positional information) aims to empower MLLMs with robust capabilities in understanding Analog and Mixed-Signal (AMS) circuit schematics. However, initial studies indicated that current MLLMs struggled significantly with transistor-level net detection from schematics, achieving low accuracy rates (e.g., GPT-4 yielding about 45% accuracy in transistor-level net detection).

#### **V. SEVERAL APPLICATIONS IN ANALOG EDA**

Please don't use the {eqnarray} equation environment. Use {align} or {IEEEeqnarray} instead. The {eqnarray} environment leaves unsightly spaces around relation symbols.

Please note that the {subequations} environment in LATEX will increment the main equation counter even when there are no equation numbers displayed. If you forget that, you might write an article in which the equation numbers skip from (17) to (20), causing the copy editors to wonder if you've discovered a new method of counting.

BibT<sub>E</sub>X does not work by magic. It doesn't get the bibliographic data from thin air but from .bib files. If you use BibT<sub>E</sub>X to produce a bibliography you must send the .bib files.

LATEX can't read your mind. If you assign the same label to a subsubsection and a table, you might find that Table I has been cross referenced as Table IV-B3.

LATEX does not have precognitive abilities. If you put a \label command before the command that updates the counter it's supposed to be using, the label will pick up the last counter to be cross referenced instead. In particular, a \label command should not go before the caption of a figure or a table.

Do not use \nonumber inside the {array} environment. It will not stop equation numbers inside {array} (there won't be any anyway) and it might stop a wanted equation number in the surrounding equation.

## **VI. SOME COMMON MISTAKES**

The word "data" is plural, not singular. The subscript for the permeability of vacuum  $\mu_0$  is zero, not a lowercase letter "o." The term for residual magnetization is "remanence"; the adjective is "remanent"; do not write "remnance" or "remnant." Use the word "micrometer" instead of "micron." A graph within a graph is an "inset," not an "insert." The word "alternatively" is preferred to the word "alternately" (unless you really mean something that alternates). Use the word "whereas" instead of "while" (unless you are referring to simultaneous events). Do not use the word "essentially" to mean "approximately" or "effectively." Do not use the word "issue" as a euphemism for "problem." When compositions are not specified, separate chemical symbols by en-dashes; for example, "NiMn" indicates the intermetallic compound



FIGURE 2. Magnetization as a function of applied field. It is good practice to explain the significance of the figure in the caption.

 $Ni_{0.5}Mn_{0.5}$  whereas "Ni–Mn" indicates an alloy of some composition  $Ni_xMn_{1-x}$ .

Be aware of the different meanings of the homophones "affect" (usually a verb) and "effect" (usually a noun), "complement" and "compliment," "discreet" and "discrete," "principal" (e.g., "principal investigator") and "principle" (e.g., "principle of measurement"). Do not confuse "imply" and "infer."

Prefixes such as "non," "sub," "micro," "multi," and "ultra" are not independent words; they should be joined to the words they modify, usually without a hyphen. There is no period after the "et" in the Latin abbreviation "et al." (it is also italicized). The abbreviation "i.e.," means "that is," and the abbreviation "e.g.," means "for example" (these abbreviations are not italicized).

A general IEEE styleguide is available at http://www.ieee.org/authortools.

# VII. GUIDELINES FOR GRAPHICS PREPARATION AND SUBMISSION

#### A. TYPES OF GRAPHICS

The following list outlines the different types of graphics published in IEEE journals. They are categorized based on their construction, and use of color/shades of gray:

# Color/Grayscale figures

Figures that are meant to appear in color, or shades of black/gray. Such figures may include photographs, illustrations, multicolor graphs, and flowcharts. For multicolor graphs, please avoid any gray backgrounds or shading, as well as screenshots, instead export the graph from the program used to collect the data.

## 2) Line Art figures

Figures that are composed of only black lines and shapes. These figures should have no shades or half-tones of gray,

**TABLE 2.** Units for Magnetic Properties

| Symbol         | Quantity                | Conversion from Gaussian and                                                                    |
|----------------|-------------------------|-------------------------------------------------------------------------------------------------|
| Symbol         | Quantity                | CGS EMU to SI a                                                                                 |
|                |                         |                                                                                                 |
| $\Phi$         | magnetic flux           | $1 \text{ Mx} \rightarrow 10^{-8} \text{ Wb} = 10^{-8} \text{ V} \cdot \text{s}$                |
| B              | magnetic flux density,  | $1 \text{ G} \rightarrow 10^{-4} \text{ T} = 10^{-4} \text{ Wb/m}^2$                            |
|                | magnetic induction      |                                                                                                 |
| H              | magnetic field strength | $1 \text{ Oe} \to 10^3/(4\pi) \text{ A/m}$                                                      |
| m              | magnetic moment         | 1  erg/G = 1  emu                                                                               |
|                |                         | $\rightarrow 10^{-3} \text{ A} \cdot \text{m}^2 = 10^{-3} \text{ J/T}$                          |
| M              | magnetization           | $1 \text{ erg/(G} \cdot \text{cm}^3) = 1 \text{ emu/cm}^3$                                      |
|                |                         | $\rightarrow 10^3 \text{ A/m}$                                                                  |
| $4\pi M$       | magnetization           | $1 \text{ G} \to 10^3/(4\pi) \text{ A/m}$                                                       |
| $\sigma$       | specific magnetization  | $1 \operatorname{erg/(G \cdot g)} = 1 \operatorname{emu/g} \to 1 \operatorname{A \cdot m^2/kg}$ |
| j              | magnetic dipole         | 1  erg/G = 1  emu                                                                               |
|                | moment                  | $\rightarrow 4\pi \times 10^{-10} \text{ Wb·m}$                                                 |
| J              | magnetic polarization   | $1 \operatorname{erg/(G \cdot cm^3)} = 1 \operatorname{emu/cm^3}$                               |
|                |                         | $\rightarrow 4\pi \times 10^{-4} \text{ T}$                                                     |
| $\chi, \kappa$ | susceptibility          | $1 \rightarrow 4\pi$                                                                            |
| $\chi_{ ho}$   | mass susceptibility     | $1 \text{ cm}^3/\text{g} \to 4\pi \times 10^{-3} \text{ m}^3/\text{kg}$                         |
| $\mu$          | permeability            | $1 \rightarrow 4\pi \times 10^{-7} \text{ H/m}$                                                 |
|                |                         | $=4\pi \times 10^{-7} \text{ Wb/(A·m)}$                                                         |
| $\mu_r$        | relative permeability   | $\mid \mu  ightarrow \mu_r$                                                                     |
| w, W           | energy density          | $1 \text{ erg/cm}^3 \rightarrow 10^{-1} \text{ J/m}^3$                                          |
| N,D            | demagnetizing factor    | $1 \rightarrow 1/(4\pi)$                                                                        |

Vertical lines are optional in tables. Statements that serve as captions for the entire table do not need footnote letters.

only black and white.

## 3) Author photos

Author photographs should be included with the author biographies located at the end of the article underneath References.

#### 4) Tables

Data charts which are typically black and white, but sometimes include color.

<sup>&</sup>lt;sup>a</sup>Gaussian units are the same as cg emu for magnetostatics; Mx = maxwell, G = gauss, Oe = oersted; Wb = weber, V = volt, S = second, T = tesla, M = meter, A = ampere, J = joule, Kg = kilogram, Kg = kilo



# **B. MULTIPART FIGURES**

Figures compiled of more than one sub-figure presented sideby-side, or stacked. If a multipart figure is made up of multiple figure types (one part is lineart, and another is grayscale or color) the figure should meet the stricter guidelines.

# C. FILE FORMATS FOR GRAPHICS

Format and save your graphics using a suitable graphics processing program that will allow you to create the images as PostScript (.PS), Encapsulated PostScript (.EPS), Tagged Image File Format (.TIFF), Portable Document Format (.PDF), Portable Network Graphics (.PNG), or Metapost (.MPS), sizes them, and adjusts the resolution settings. When submitting your final paper, your graphics should all be submitted individually in one of these formats along with the manuscript.

#### D. SIZING OF GRAPHICS

Most charts, graphs, and tables are one column wide (3.5 inches/88 millimeters/21 picas) or page wide (7.16 inches/181 millimeters/43 picas). The maximum depth a graphic can be is 8.5 inches (216 millimeters/54 picas). When choosing the depth of a graphic, please allow space for a caption. Figures can be sized between column and page widths if the author chooses, however it is recommended that figures are not sized less than column width unless when necessary.

There is currently one publication with column measurements that do not coincide with those listed above. Proceedings of the IEEE has a column measurement of 3.25 inches (82.5 millimeters/19.5 picas).

The final printed size of author photographs is exactly 1 inch wide by 1.25 inches tall (25.4 millimeters  $\times$  31.75 millimeters/6 picas  $\times$  7.5 picas). Author photos printed in editorials measure 1.59 inches wide by 2 inches tall (40 millimeters  $\times$  50 millimeters/9.5 picas  $\times$  12 picas).

#### E. RESOLUTION

The proper resolution of your figures will depend on the type of figure it is as defined in the "Types of Figures" section. Author photographs, color, and grayscale figures should be at least 300dpi. Line art, including tables should be a minimum of 600dpi.

# F. VECTOR ART

In order to preserve the figures' integrity across multiple computer platforms, we accept files in the following formats: .EPS/.PDF/.PS. All fonts must be embedded or text converted to outlines in order to achieve the best-quality results.

#### G. COLOR SPACE

The term color space refers to the entire sum of colors that can be represented within the said medium. For our purposes, the three main color spaces are Grayscale, RGB (red/green/blue) and CMYK (cyan/magenta/yellow/black). RGB is generally used with on-screen graphics, whereas CMYK is used for printing purposes.

All color figures should be generated in RGB or CMYK color space. Grayscale images should be submitted in Grayscale color space. Line art may be provided in grayscale OR bitmap colorspace. Note that "bitmap colorspace" and "bitmap file format" are not the same thing. When bitmap color space is selected, .TIF/.TIFF/.PNG are the recommended file formats.

#### H. ACCEPTED FONTS WITHIN FIGURES

When preparing your graphics IEEE suggests that you use of one of the following Open Type fonts: Times New Roman, Helvetica, Arial, Cambria, and Symbol. If you are supplying EPS, PS, or PDF files all fonts must be embedded. Some fonts may only be native to your operating system; without the fonts embedded, parts of the graphic may be distorted or missing.

A safe option when finalizing your figures is to strip out the fonts before you save the files, creating "outline" type. This converts fonts to artwork what will appear uniformly on any screen.

#### I. USING LABELS WITHIN FIGURES

# 1) Figure Axis labels

Figure axis labels are often a source of confusion. Use words rather than symbols. As an example, write the quantity "Magnetization," or "Magnetization M," not just "M." Put units in parentheses. Do not label axes only with units. As in Fig. 1, for example, write "Magnetization (A/m)" or "Magnetization ( $A \cdot m^{-1}$ )," not just "A/m." Do not label axes with a ratio of quantities and units. For example, write "Temperature (K)," not "Temperature/K."

Multipliers can be especially confusing. Write "Magnetization (kA/m)" or "Magnetization ( $10^3$  A/m)." Do not write "Magnetization (A/m)  $\times$  1000" because the reader would not know whether the top axis label in Fig. 1 meant 16000 A/m or 0.016 A/m. Figure labels should be legible, approximately 8 to 10 point type.

# 2) Subfigure Labels in Multipart Figures and Tables

Multipart figures should be combined and labeled before final submission. Labels should appear centered below each subfigure in 8 point Times New Roman font in the format of (a) (b) (c).

## J. FILE NAMING

Figures (line artwork or photographs) should be named starting with the first 5 letters of the author's last name. The next characters in the filename should be the number that represents the sequential location of this image in your article. For example, in author "Anderson's" paper, the first three figures would be named ander1.tif, ander2.tif, and ander3.ps.

Tables should contain only the body of the table (not the caption) and should be named similarly to figures, except that '.t' is inserted in-between the author's name and the table number. For example, author Anderson's first three tables would be named ander.t1.tif, ander.t2.ps, ander.t3.eps.



Author photographs should be named using the first five characters of the pictured author's last name. For example, four author photographs for a paper may be named: oppen.ps, moshc.tif, chen.eps, and duran.pdf.

If two authors or more have the same last name, their first initial(s) can be substituted for the fifth, fourth, third. . . letters of their surname until the degree where there is differentiation. For example, two authors Michael and Monica Oppenheimer's photos would be named oppmi.tif, and oppmo.eps.

# K. REFERENCING A FIGURE OR TABLE WITHIN YOUR PAPER

When referencing your figures and tables within your paper, use the abbreviation "Fig." even at the beginning of a sentence. Figures should be numbered with Arabic Numerals. Do not abbreviate "Table." Tables should be numbered with Roman Numerals.

#### L. SUBMITTING YOUR GRAPHICS

Figures should be submitted individually, separate from the manuscript in one of the file formats listed above in Section IV-C. Place figure captions below the figures; place table titles above the tables. Please do not include captions as part of the figures, or put them in "text boxes" linked to the figures. Also, do not place borders around the outside of your figures.

## M. COLOR PROCESSING/PRINTING IN IEEE JOURNALS

All IEEE Transactions, Journals, and Letters allow an author to publish color figures on IEEE *Xplore*® at no charge, and automatically convert them to grayscale for print versions. In most journals, figures and tables may alternatively be printed in color if an author chooses to do so. Please note that this service comes at an extra expense to the author. If you intend to have print color graphics, include a note with your final paper indicating which figures or tables you would like to be handled that way, and stating that you are willing to pay the additional fee.

# **VIII. CONCLUSION**

Although a conclusion may review the main points of the paper, do not replicate the abstract as the conclusion. A conclusion might elaborate on the importance of the work or suggest applications and extensions.

If you have multiple appendices, use the \appendices command below. If you have only one appendix, use \appendix[Appendix Title]

# APPENDIX A FOOTNOTES

Number footnotes separately in superscript numbers. Place the actual footnote at the bottom of the column in which it

<sup>1</sup>It is recommended that footnotes be avoided (except for the unnumbered footnote with the receipt date on the first page). Instead, try to integrate the footnote information into the text.

is cited; do not put footnotes in the reference list (endnotes). Use letters for table footnotes (see Table 2).

# APPENDIX B SUBMITTING YOUR PAPER FOR REVIEW

#### A. FINAL STAGE

When your article is accepted, you can submit the final files, including figures, tables, and photos, per the journal's guidelines through the submission system used to submit the article. You may use *Zip* for large files, or compress files using *Compress*, *Pkzip*, *Stuffit*, or *Gzip*.

In addition, designate one author as the "corresponding author." This is the author to whom proofs of the paper will be sent. Proofs are sent to the corresponding author only.

## B. REVIEW STAGE USING IEEE AUTHOR PORTAL

Article contributions to IEEE Access should be submitted electronically on the IEEE Author Portal. For more information, please visit https://ieeeaccess.ieee.org/.

Along with other information, you will be asked to select the subject from a pull-down list. There are various steps to the submission process; you must complete all steps for a complete submission. At the end of each step you must click "Save and Continue"; just uploading the paper is not sufficient. After the last step, you should see a confirmation that the submission is complete. You should also receive an e-mail confirmation. For inquiries regarding the submission of your article, please contact ieeeaccess@ieee.org.

The manuscript should be prepared in a double column, single-spaced format using a required IEEE Access template. A Word or LaTeX file and a PDF file are both required upon submission in the IEEE Author Portal.

#### C. FINAL STAGE USING IEEE AUTHOR PORTAL

Upon acceptance, you will receive an email with specific instructions

Designate the author who submitted the manuscript on IEEE Author Portal as the "corresponding author." This is the only author to whom proofs of the paper will be sent.

## D. COPYRIGHT FORM

Authors must submit an electronic IEEE Copyright Form (eCF) upon submitting their final manuscript files. You can access the eCF system through your manuscript submission system or through the Author Gateway. You are responsible for obtaining any necessary approvals and/or security clearances. For additional information on intellectual property rights, visit the IEEE Intellectual Property Rights department web page at <a href="http://www.ieee.org/publications\_standards/publications/rights/index.html">http://www.ieee.org/publications\_standards/publications/rights/index.html</a>.

# APPENDIX C IEEE PUBLISHING POLICY

The general IEEE policy requires that authors should only submit original work that has neither appeared elsewhere



for publication, nor is under review for another refereed publication. The submitting author must disclose all prior publication(s) and current submissions when submitting a manuscript. Do not publish "preliminary" data or results. To avoid any delays in publication, please be sure to follow these instructions. Final submissions should include source files of your accepted manuscript, high quality graphic files, and a formatted pdf file. If you have any questions regarding the final submission process, please contact the administrative contact for the journal. author is responsible for obtaining agreement of all coauthors and any consent required from employers or sponsors before submitting an article.

The IEEE Access Editorial Office does not publish conference records or proceedings, but can publish articles related to conferences that have undergone rigorous peer review. Minimally, two reviews are required for every article submitted for peer review.

# APPENDIX D PUBLICATION PRINCIPLES

Authors should consider the following points:

- 1) Technical papers submitted for publication must advance the state of knowledge and must cite relevant prior work.
- 2) The length of a submitted paper should be commensurate with the importance, or appropriate to the complexity, of the work. For example, an obvious extension of previously published work might not be appropriate for publication or might be adequately treated in just a few pages.
- 3) Authors must convince both peer reviewers and the editors of the scientific and technical merit of a paper; the standards of proof are higher when extraordinary or unexpected results are reported.
- 4) Because replication is required for scientific progress, papers submitted for publication must provide sufficient information to allow readers to perform similar experiments or calculations and use the reported results. Although not everything need be disclosed, a paper must contain new, useable, and fully described information. For example, a specimen's chemical composition need not be reported if the main purpose of a paper is to introduce a new measurement technique. Authors should expect to be challenged by reviewers if the results are not supported by adequate data and critical details.
- 5) Papers that describe ongoing work or announce the latest technical achievement, which are suitable for presentation at a professional conference, may not be appropriate for publication.

# APPENDIX E REFERENCE EXAMPLES

• Basic format for books:

J. K. Author, "Title of chapter in the book," in *Title of His Published Book*, *x*th ed. City of Publisher, (only U.S.

State), Country: Abbrev. of Publisher, year, ch. x, sec. x, pp. xxx-xxx. See [1], [2].

- Basic format for periodicals:
  - J. K. Author, "Name of paper," *Abbrev. Title of Periodical*, vol. *x, no. x*,pp. *xxx–xxx*, Abbrev. Month, year, DOI. 10.1109.*XXX*.123456. See [3]–[5].
- Basic format for reports:
  - J. K. Author, "Title of report," Abbrev. Name of Co., City of Co., Abbrev. State, Country, Rep. xxx, year. See [6], [7].
- Basic format for handbooks: Name of Manual/Handbook, x ed., Abbrev. Name of Co., City of Co., Abbrev. State, Country, year, pp. xxx-xxx. See [8], [9].
- Basic format for books (when available online):

  J. K. Author, "Title of chapter in the book," in *Title of Published Book*, *x*th ed. City of Publisher, State, Country: Abbrev. of Publisher, year, ch. *x*, sec. *x*, pp. *xxx*–*xxx*. [Online]. Available: <a href="http://www.web.com">http://www.web.com</a>
  See [10]–[13].
- Basic format for journals (when available online):

  J. K. Author, "Name of paper," Abbrev. Title of Periodical, vol. x, no. x, pp. xxx-xxx, Abbrev. Month, year. Accessed on: Month, Day, year, DOI: 10.1109.XXX.123456, [Online].

  See [14]-[16].
- Basic format for papers presented at conferences (when available online):
   J.K. Author. (year, month). Title. presented at abbrev. conference title. [Type of Medium]. Available:

site/path/file See [17].

- Basic format for reports and handbooks (when available online):
  - J. K. Author. "Title of report," Company. City, State, Country. Rep. no., (optional: vol./issue), Date. [Online] Available: site/path/file See [18], [19].
- Basic format for computer programs and electronic documents (when available online):
   Legislative body. Number of Congress, Session. (year, month day). Number of bill or resolution, Title. [Type of medium]. Available: site/path/file

   See [20].
- Basic format for patents (when available online):
  Name of the invention, by inventor's name. (year, month day). Patent Number [Type of medium]. Available: site/path/file
  See [21].
- Basic formatfor conference proceedings (published):
  J. K. Author, "Title of paper," in Abbreviated Name of Conf., City of Conf., Abbrev. State (if given), Country, year, pp. xxxxxx.

  See [22].



• Example for papers presented at conferences (unpublished):

See [23].

- Basic format for patents:
  - J. K. Author, "Title of patent," U.S. Patent *x xxx xxx*, Abbrev. Month, day, year. See [24].
- Basic format for theses (M.S.) and dissertations (Ph.D.):
  - J. K. Author, "Title of thesis," M.S. thesis, Abbrev. Dept., Abbrev. Univ., City of Univ., Abbrev. State, vear.
  - 2) J. K. Author, "Title of dissertation," Ph.D. dissertation, Abbrev. Dept., Abbrev. Univ., City of Univ., Abbrev. State, year.

See [25], [26].

- Basic format for the most common types of unpublished references:
  - J. K. Author, private communication, Abbrev. Month, year.
  - 2) J. K. Author, "Title of paper," unpublished.
  - 3) J. K. Author, "Title of paper," to be published.

See [27]-[29].

- Basic formats for standards:
  - 1) Title of Standard, Standard number, date.
  - 2) *Title of Standard*, Standard number, Corporate author, location, date.

See [30], [31].

- Article number in reference examples: See [32], [33].
- Example when using et al.: See [34].

## **ACKNOWLEDGMENT**

The preferred spelling of the word "acknowledgment" in American English is without an "e" after the "g." Use the singular heading even if you have many acknowledgments. Avoid expressions such as "One of us (S.B.A.) would like to thank . . . ." Instead, write "F. A. Author thanks . . . ." In most cases, sponsor and financial support acknowledgments are placed in the unnumbered footnote on the first page, not here.

#### **REFERENCES**

- G. O. Young, "Synthetic structure of industrial plastics," in *Plastics*, 2<sup>nd</sup> ed., vol. 3, J. Peters, Ed. New York, NY, USA: McGraw-Hill, 1964, pp. 15–64.
- [2] W.-K. Chen, Linear Networks and Systems. Belmont, CA, USA: Wadsworth, 1993, pp. 123–135.
- [3] J. U. Duncombe, "Infrared navigation—Part I: An assessment of feasibility," *IEEE Trans. Electron Devices*, vol. ED-11, no. 1, pp. 34–39, Jan. 1959, 10.1109/TED.2016.2628402.
- [4] E. P. Wigner, "Theory of traveling-wave optical laser," *Phys. Rev.*, vol. 134, pp. A635–A646, Dec. 1965.
- [5] E. H. Miller, "A note on reflector arrays," *IEEE Trans. Antennas Propagat.*, to be published.
- [6] E. E. Reber, R. L. Michell, and C. J. Carter, "Oxygen absorption in the earth's atmosphere," Aerospace Corp., Los Angeles, CA, USA, Tech. Rep. TR-0200 (4230-46)-3, Nov. 1988.

- [7] J. H. Davis and J. R. Cogdell, "Calibration program for the 16-foot antenna," Elect. Eng. Res. Lab., Univ. Texas, Austin, TX, USA, Tech. Memo. NGL-006-69-3, Nov. 15, 1987.
- [8] Transmission Systems for Communications, 3rd ed., Western Electric Co., Winston-Salem, NC, USA, 1985, pp. 44–60.
- [9] Motorola Semiconductor Data Manual, Motorola Semiconductor Products Inc., Phoenix, AZ, USA, 1989.
- [10] G. O. Young, "Synthetic structure of industrial plastics," in Plastics, vol. 3, Polymers of Hexadromicon, J. Peters, Ed., 2<sup>nd</sup> ed. New York, NY, USA: McGraw-Hill, 1964, pp. 15-64. [Online]. Available: http://www.bookref.com.
- [11] The Founders' Constitution, Philip B. Kurland and Ralph Lerner, eds., Chicago, IL, USA: Univ. Chicago Press, 1987. [Online]. Available: http://press-pubs.uchicago.edu/founders/
- [12] The Terahertz Wave eBook. ZOmega Terahertz Corp., 2014. [Online]. Available: http://dl.z-thz.com/eBook/zomegaebookpdf\_1206\_sr.pdf. Accessed on: May 19, 2014.
- [13] Philip B. Kurland and Ralph Lerner, eds., The Founders' Constitution. Chicago, IL, USA: Univ. of Chicago Press, 1987, Accessed on: Feb. 28, 2010, [Online] Available: http://press-pubs.uchicago.edu/founders/
- [14] J. S. Turner, "New directions in communications," *IEEE J. Sel. Areas Commun.*, vol. 13, no. 1, pp. 11-23, Jan. 1995.
- [15] W. P. Risk, G. S. Kino, and H. J. Shaw, "Fiber-optic frequency shifter using a surface acoustic wave incident at an oblique angle," *Opt. Lett.*, vol. 11, no. 2, pp. 115–117, Feb. 1986.
- [16] P. Kopyt et al., "Electric properties of graphene-based conductive layers from DC up to terahertz range," *IEEE THz Sci. Technol.*, to be published. DOI: 10.1109/TTHZ.2016.2544142.
- [17] PROCESS Corporation, Boston, MA, USA. Intranets: Internet technologies deployed behind the firewall for corporate productivity. Presented at INET96 Annual Meeting. [Online]. Available: http://home.process.com/Intranets/wp2.htp
- [18] R. J. Hijmans and J. van Etten, "Raster: Geographic analysis and modeling with raster data," R Package Version 2.0-12, Jan. 12, 2012. [Online]. Available: http://CRAN.R-project.org/package=raster
- [19] Teralyzer. Lytera UG, Kirchhain, Germany [Online]. Available: http://www.lytera.de/Terahertz\_THz\_Spectroscopy.php?id=home, Accessed on: Jun. 5, 2014.
- [20] U.S. House. 102<sup>nd</sup> Congress, 1<sup>st</sup> Session. (1991, Jan. 11). H. Con. Res. 1, Sense of the Congress on Approval of Military Action. [Online]. Available: LEXIS Library: GENFED File: BILLS
- [21] Musical toothbrush with mirror, by L.M.R. Brooks. (1992, May 19). Patent D 326 189 [Online]. Available: NEXIS Library: LEXPAT File: DES
- [22] D. B. Payne and J. R. Stern, "Wavelength-switched pas- sively coupled single-mode optical network," in *Proc. IOOC-ECOC*, Boston, MA, USA, 1985, pp. 585–590.
- [23] D. Ebehard and E. Voges, "Digital single sideband detection for interferometric sensors," presented at the 2<sup>nd</sup> Int. Conf. Optical Fiber Sensors, Stuttgart, Germany, Jan. 2-5, 1984.
- [24] G. Brandli and M. Dick, "Alternating current fed power supply," U.S. Patent 4 084 217, Nov. 4, 1978.
- [25] J. O. Williams, "Narrow-band analyzer," Ph.D. dissertation, Dept. Elect. Eng., Harvard Univ., Cambridge, MA, USA, 1993.
- [26] N. Kawasaki, "Parametric study of thermal and chemical nonequilibrium nozzle flow," M.S. thesis, Dept. Electron. Eng., Osaka Univ., Osaka, Japan, 1993.
- [27] A. Harrison, private communication, May 1995.
- [28] B. Smith, "An approach to graphs of linear forms," unpublished.
- [29] A. Brahms, "Representation error for real numbers in binary computer arithmetic," IEEE Computer Group Repository, Paper R-67-85.
- [30] IEEE Criteria for Class IE Electric Systems, IEEE Standard 308, 1969.
- [31] Letter Symbols for Quantities, ANSI Standard Y10.5-1968.
- [32] R. Fardel, M. Nagel, F. Nuesch, T. Lippert, and A. Wokaun, "Fabrication of organic light emitting diode pixels by laser-assisted forward transfer," *Appl. Phys. Lett.*, vol. 91, no. 6, Aug. 2007, Art. no. 061103.
- [33] J. Zhang and N. Tansu, "Optical gain and laser characteristics of InGaN quantum wells on ternary InGaN substrates," *IEEE Photon. J.*, vol. 5, no. 2, Apr. 2013, Art. no. 2600111
- [34] S. Azodolmolky et al., Experimental demonstration of an impairment aware network planning and operation tool for transparent/translucent optical networks," J. Lightw. Technol., vol. 29, no. 4, pp. 439–448, Sep. 2011.





**FIRST A. AUTHOR** received the B.S. and M.S. degrees in aerospace engineering from the University of Virginia, Charlottesville, in 2001 and the Ph.D. degree in mechanical engineering from Drexel University, Philadelphia, PA, in 2008.

From 2001 to 2004, he was a Research Assistant with the Princeton Plasma Physics Laboratory. Since 2009, he has been an Assistant Professor with the Mechanical Engineering Department, Texas A&M University, College Station. He is the

author of three books, more than 150 articles, and more than 70 inventions. His research interests include high-pressure and high-density nonthermal plasma discharge processes and applications, microscale plasma discharges, discharges in liquids, spectroscopic diagnostics, plasma propulsion, and innovation plasma applications. He is an Associate Editor of the journal *Earth, Moon, Planets*, and holds two patents.

Dr. Author was a recipient of the International Association of Geomagnetism and Aeronomy Young Scientist Award for Excellence in 2008, and the IEEE Electromagnetic Compatibility Society Best Symposium Paper Award in 2011.

**THIRD C. AUTHOR, JR.** (M'87) received the B.S. degree in mechanical engineering from National Chung Cheng University, Chiayi, Taiwan, in 2004 and the M.S. degree in mechanical engineering from National Tsing Hua University, Hsinchu, Taiwan, in 2006. He is currently pursuing the Ph.D. degree in mechanical engineering at Texas A&M University, College Station, TX, USA.

From 2008 to 2009, he was a Research Assistant with the Institute of Physics, Academia Sinica, Tapei, Taiwan. His research interest includes the development of surface processing and biological/medical treatment techniques using nonthermal atmospheric pressure plasmas, fundamental study of plasma sources, and fabrication of micro- or nanostructured surfaces.

Mr. Author's awards and honors include the Frew Fellowship (Australian Academy of Science), the I. I. Rabi Prize (APS), the European Frequency and Time Forum Award, the Carl Zeiss Research Award, the William F. Meggers Award and the Adolph Lomb Medal (OSA).

0 0



**SECOND B. AUTHOR** (M'76–SM'81–F'87) and all authors may include biographies. Biographies are often not included in conference-related papers. This author became a Member (M) of IEEE in 1976, a Senior Member (SM) in 1981, and a Fellow (F) in 1987. The first paragraph may contain a place and/or date of birth (list place, then date). Next, the author's educational background is listed. The degrees should be listed with type of degree in what field, which institution, city, state,

and country, and year the degree was earned. The author's major field of study should be lower-cased.

The second paragraph uses the pronoun of the person (he or she) and not the author's last name. It lists military and work experience, including summer and fellowship jobs. Job titles are capitalized. The current job must have a location; previous positions may be listed without one. Information concerning previous publications may be included. Try not to list more than three books or published articles. The format for listing publishers of a book within the biography is: title of book (publisher name, year) similar to a reference. Current and previous research interests end the paragraph.

The third paragraph begins with the author's title and last name (e.g., Dr. Smith, Prof. Jones, Mr. Kajor, Ms. Hunter). List any memberships in professional societies other than the IEEE. Finally, list any awards and work for IEEE committees and publications. If a photograph is provided, it should be of good quality, and professional-looking. Following are two examples of an author's biography.