

# STM32F42xx and STM32F43xx Errata sheet

# STM32F427/437 and STM32F429/439 line limitations

# Silicon identification

This errata sheet applies to the revision A, Y, 1 and 3 of STMicroelectronics STM32F427/437 and STM32F429/439 microcontroller lines.

The STM32F42xx and STM32F43xx devices feature an ARM<sup>®</sup> 32-bit Cortex<sup>®</sup>-M4 core with FPU, for which an errata notice is also available (see *Section 1* for details).

The full list of part numbers is shown in *Table 2*. The products are identifiable as shown in *Table 1*:

- by the revision code marked below the order code on the device package
- by the last three digits of the Internal order code printed on the box label

Table 1. Device identification<sup>(1)</sup>

| Order code               | Revision code marked on device <sup>(2)</sup> |
|--------------------------|-----------------------------------------------|
| STM32F427xx, STM32F429xx | "A". "Y". "1". "3"                            |
| STM32F437xx, STM32F439xx | Α, Ι, Ι, 3                                    |

The REV\_ID bits in the DBGMCU\_IDCODE register show the revision code of the device (see the RM0090 STM32F4xx reference manual for details on how to find the revision code).

Table 2. Device summary

| Reference   | Part number                                                                                                                                                                                                                 |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STM32F427xx | STM32F427VG, STM32F427ZG, STM32F427IG, STM32F427AG, STM32F427VI, STM32F427ZI, STM32F427II, STM32F427AI                                                                                                                      |
| STM32F437xx | STM32F437VG, STM32F437ZG, STM32F437IG, STM32F437VI, STM32F437ZI, STM32F437II, STM32F437AI                                                                                                                                   |
| STM32F429xx | STM32F429VG, STM32F429ZG, STM32F429IG, STM32F429VI, STM32F429ZI, STM32F429II, STM32F429AI, STM32F429AG, STM32F429BG, STM32F429BI, STM32F429NI, STM32F429NG, STM32F429VE, STM32F429ZE, STM32F429IE, STM32F429BE, STM32F429NE |
| STM32F439xx | STM32F439VI, STM32F439VG, STM32F439ZG, STM32F439ZI, STM32F439IG, STM32F439II, STM32F439AI, STM32F439BG, STM32F439BI, STM32F439NI, STM32F439NG                                                                               |

Refer to the device datasheets for details on how to identify the revision code and the date code on the different packages.

# **Contents**

| 1 | ARM | I <sup>®</sup> 32-bit | t Cortex <sup>®</sup> -M4 with FPU limitations                                                                     | 6    |
|---|-----|-----------------------|--------------------------------------------------------------------------------------------------------------------|------|
|   | 1.1 | Cortex                | <sup>®</sup> -M4 interrupted loads to stack pointer can cause ous behavior                                         | 6    |
|   | 1.2 | VDIV c                | or VSQRT instructions might not complete correctly very short ISRs are used                                        |      |
| 2 | STM | 32F42x                | x and STM32F43xx silicon limitations                                                                               | 8    |
|   | 2.1 | Systen                | n limitations                                                                                                      | . 13 |
|   |     | 2.1.1                 | Debugging Stop mode and system tick timer                                                                          | 13   |
|   |     | 2.1.2                 | Debugging Stop mode with WFE entry                                                                                 |      |
|   |     | 2.1.3                 | Wakeup sequence from Standby mode when using more than one wakeup source                                           | 13   |
|   |     | 2.1.4                 | Full JTAG configuration without NJTRST pin cannot be used                                                          | 14   |
|   |     | 2.1.5                 | MPU attribute to RTC and IWDG registers could be managed incorrectly                                               | 14   |
|   |     | 2.1.6                 | Delay after an RCC peripheral clock enabling                                                                       | 14   |
|   |     | 2.1.7                 | Internal noise impacting the ADC accuracy                                                                          | 15   |
|   |     | 2.1.8                 | Over-drive and Under-drive modes unavailability                                                                    | 15   |
|   |     | 2.1.9                 | Operating voltage extension down to 1.7 V in the whole temperature range                                           | 15   |
|   |     | 2.1.10                | PA12 GPIO limitations                                                                                              | 16   |
|   |     | 2.1.11                | Data cache might be corrupted during Flash read-while-write operation                                              | 16   |
|   | 2.2 | IWDG                  | peripheral limitations                                                                                             | . 17 |
|   |     | 2.2.1                 | RVU and PVU flags are not reset in Stop mode                                                                       | 17   |
|   | 2.3 | RTC lir               | mitations                                                                                                          | . 17 |
|   |     | 2.3.1                 | Spurious tamper detection when disabling the tamper channel                                                        | 17   |
|   |     | 2.3.2                 | Detection of a tamper event occurring before enabling the tamper detection is not supported in edge detection mode |      |
|   |     | 2.3.3                 | RTC calendar registers are not locked properly                                                                     | 18   |
|   | 2.4 | I2C pe                | ripheral limitations                                                                                               | . 18 |
|   |     | 2.4.1                 | SMBus standard not fully supported                                                                                 | 18   |
|   |     | 2.4.2                 | Start cannot be generated after a misplaced Stop                                                                   | 19   |
|   |     | 2.4.3                 | Mismatch on the "Setup time for a repeated Start condition" timing parameter                                       | 19   |
|   |     | 2.4.4                 | Data valid time ( $t_{VD:DAT}$ ) violated without the OVR flag being set                                           | 20   |



|      | 2.4.5   | Both SDA and SCL maximum rise time ( $t_r$ ) violated when VDD_I2C bus higher than ((VDD+0.3) / 0.7) V                 |    |
|------|---------|------------------------------------------------------------------------------------------------------------------------|----|
|      | 2.4.6   | Spurious Bus Error detection in Master mode                                                                            | 21 |
| 2.5  | SPI per | ipheral limitations                                                                                                    | 21 |
|      | 2.5.1   | Wrong CRC calculation when the polynomial is even                                                                      | 21 |
|      | 2.5.2   | Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback                               | 21 |
|      | 2.5.3   | Wrong CRC transmitted in Master mode with delayed SCK feedback .                                                       | 22 |
|      | 2.5.4   | BSY bit may stay high at the end of a data transfer in Slave mode $\ldots$ .                                           | 23 |
| 2.6  | I2S per | ipheral limitations                                                                                                    | 24 |
|      | 2.6.1   | In I2S Slave mode, WS level must be set by the external master when enabling the I2S                                   | 24 |
|      | 2.6.2   | Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback                               | 24 |
| 2.7  | USART   | peripheral limitations                                                                                                 | 24 |
|      | 2.7.1   | Idle frame is not detected if receiver clock speed is deviated                                                         | 24 |
|      | 2.7.2   | In full-duplex mode, the Parity Error (PE) flag can be cleared by writing to the data register                         | 25 |
|      | 2.7.3   | Parity Error (PE) flag is not set when receiving in Mute mode using address mark detection                             | 25 |
|      | 2.7.4   | Break frame is transmitted regardless of nCTS input line status                                                        | 25 |
|      | 2.7.5   | nRTS signal abnormally driven low after a protocol violation                                                           | 25 |
| 2.8  | bxCAN   | limitations                                                                                                            | 26 |
|      | 2.8.1   | bxCAN time triggered communication mode not supported                                                                  | 26 |
| 2.9  | OTG_F   | S peripheral limitations                                                                                               | 26 |
|      | 2.9.1   | Data in RxFIFO is overwritten when all channels are disabled simultaneously                                            | 26 |
|      | 2.9.2   | OTG host blocks the receive channel when receiving IN packets and no TxFIFO is configured                              |    |
|      | 2.9.3   | Host channel-halted interrupt not generated when the channel is disabled                                               | 27 |
|      | 2.9.4   | Error in software-read OTG_FS_DCFG register values                                                                     | 27 |
| 2.10 | Etherne | et peripheral limitations                                                                                              | 28 |
|      | 2.10.1  | Incorrect layer 3 (L3) checksum is inserted in transmitted IPv6 packets without TCP, UDP or ICMP payloads              | 28 |
|      | 2.10.2  | The Ethernet MAC processes invalid extension headers in the received IPv6 frames                                       |    |
|      | 2.10.3  | MAC stuck in the Idle state on receiving the TxFIFO flush command exactly 1 clock cycle after a transmission completes | 29 |
|      | 2.10.4  | Transmit frame data corruption                                                                                         | 29 |



|   |       | 2.10.5   | taken into account                                                                                                                         | . 30       |
|---|-------|----------|--------------------------------------------------------------------------------------------------------------------------------------------|------------|
|   | 2.11  | FMC pe   | eripheral limitations                                                                                                                      | . 32       |
|   |       | 2.11.1   | Dummy read cycles inserted when reading synchronous memories                                                                               | . 32       |
|   |       | 2.11.2   | FMC synchronous mode and NWAIT signal disabled                                                                                             | . 33       |
|   |       | 2.11.3   | Read access to a non-initialized FMC_SDRAM bank                                                                                            | . 33       |
|   |       | 2.11.4   | Corruption of data read from the FMC                                                                                                       | . 33       |
|   |       | 2.11.5   | Interruption of CPU read burst access to an end of SDRAM row                                                                               | . 33       |
|   |       | 2.11.6   | FMC NOR/PSRAM controller: asynchronous read access on bank 2 to returns wrong data when bank 1 is in synchronous mode (BURSTEN bit is set) |            |
|   |       | 2.11.7   | FMC dynamic and static bank switching                                                                                                      |            |
|   |       | 2.11.8   | NAND/PCCard transaction and Wait timing                                                                                                    |            |
|   |       | 2.11.9   | Data corruption during burst read from FMC synchronous memory                                                                              | . 35       |
|   |       | 2.11.10  | Missed burst write transaction on multiplexed PSRAM                                                                                        | . 35       |
|   |       | 2.11.11  | FMC NOR/PSRAM controller write protocol violation                                                                                          | . 35       |
|   |       | 2.11.12  | FMC NOR/PSRAM controller bank switch with different BUSTURN durations                                                                      | . 36       |
|   |       | 2.11.13  | Wrong data read from a busy NAND memory                                                                                                    | . 36       |
|   |       | 2.11.14  | Missed clocks with continuous clock feature enabled                                                                                        | . 36       |
|   | 2.12  | SDIO p   | eripheral limitations                                                                                                                      | . 37       |
|   |       | 2.12.1   | SDIO HW flow control                                                                                                                       | . 37       |
|   |       | 2.12.2   | Wrong CCRCFAIL status after a response without CRC is received                                                                             | . 37       |
|   |       | 2.12.3   | Data corruption in SDIO clock dephasing (NEGEDGE) mode                                                                                     | . 37       |
|   |       | 2.12.4   | CE-ATA multiple write command and card busy signal management .                                                                            | . 37       |
|   |       | 2.12.5   | No underrun detection with wrong data transmission                                                                                         | . 38       |
|   | 2.13  | ADC pe   | eripheral limitations                                                                                                                      | . 38       |
|   |       | 2.13.1   | ADC sequencer modification during conversion                                                                                               | . 38       |
|   | 2.14  | DAC pe   | eripheral limitations                                                                                                                      | . 39       |
|   |       | 2.14.1   | DMA underrun flag management                                                                                                               | . 39       |
|   |       | 2.14.2   | DMA request not automatically cleared by DMAEN=0                                                                                           | . 39       |
| 3 | Revie | sion his | tory                                                                                                                                       | <b>4</b> 0 |
| _ |       |          | **·, ······                                                                                                                                |            |



# List of tables

| Table 1. | Device identification                                              | 1  |
|----------|--------------------------------------------------------------------|----|
| Table 2. | Device summary                                                     | 1  |
| Table 3. | Cortex®-M4 core limitations and impact on microcontroller behavior | 6  |
| Table 4. | Summary of silicon limitations                                     | 8  |
| Table 5. | Maximum allowable APB frequency at 30 pF load                      | 22 |
| Table 6. | Maximum allowable APB frequency at 30 pF load                      | 23 |
| Table 7. | Impacted registers and bits                                        |    |
| Table 8. | Document revision history                                          |    |



# 1 ARM<sup>®</sup> 32-bit Cortex<sup>®</sup>-M4 with FPU limitations

An errata notice of the STM32F42xx and STM32F43xx core is available from http://infocenter.arm.com.

All the described limitations are minor and related to the revision r0p1-v1 of the Cortex<sup>®</sup>-M4 core. *Table 3* summarizes these limitations and their implications on the behavior of STM32F42xx and STM32F43xx devices.

Table 3. Cortex<sup>®</sup>-M4 core limitations and impact on microcontroller behavior

| ARM ID | ARM category | ARM summary of errata                                                                 | Impact on STM32F42xx<br>and STM32F43xx |
|--------|--------------|---------------------------------------------------------------------------------------|----------------------------------------|
| 752770 | Cat B        | Interrupted loads to SP can cause erroneous behavior                                  | Minor                                  |
| 776924 | Cat B        | VDIV or VSQRT instructions might not complete correctly when very short ISRs are used | Minor                                  |

# 1.1 Cortex<sup>®</sup>-M4 interrupted loads to stack pointer can cause erroneous behavior

# **Description**

An interrupt occurring during the data-phase of a single word load to the stack pointer (SP/R13) can cause an erroneous behavior of the device. In addition, returning from the interrupt results in the load instruction being executed an additional time.

For all the instructions performing an update of the base register, the base register is erroneously updated on each execution, resulting in the stack pointer being loaded from an incorrect memory location.

The instructions affected by this limitation are the following:

- LDR SP, [Rn],#imm
- LDR SP, [Rn,#imm]!
- LDR SP, [Rn,#imm]
- LDR SP, [Rn]
- LDR SP, [Rn,Rm]

#### Workaround

As of today, no compiler generates these particular instructions. This limitation can only occur with hand-written assembly code.

Both limitations can be solved by replacing the direct load to the stack pointer by an intermediate load to a general-purpose register followed by a move to the stack pointer.

Example:

Replace LDR SP, [R0] by

LDR R2,[R0]

MOV SP,R2

DocID023833 Rev 10

# 1.2 VDIV or VSQRT instructions might not complete correctly when very short ISRs are used

# **Description**

On Cortex<sup>®</sup>-M4 with FPU core, 14 cycles are required to execute a VDIV or VSQRT instruction.

This limitation is present when the following conditions are met:

- A VDIV or VSQRT is executed
- The destination register for VDIV or VSQRT is one of s0 s15
- An interrupt occurs and is taken
- The ISR being executed does not contain a floating point instruction
- 14 cycles after the VDIV or VSQRT is executed, an interrupt return is executed

In this case, if there are only one or two instructions inside the interrupt service routine, then the VDIV or VQSRT instruction does not complete correctly and the register bank and FPSCR are not updated, meaning that these registers hold incorrect out-of-date data.

#### Workaround

Two workarounds are applicable:

- Disable lazy context save of floating point state by clearing LSPEN to 0 (bit 30 of the FPCCR at address 0xE000EF34).
- Ensure that every ISR contains more than 2 instructions in addition to the exception return instruction.



# 2 STM32F42xx and STM32F43xx silicon limitations

*Table 4* gives quick references to all documented limitations.

Legend for *Table 4*: A = workaround available; N = no workaround available; P = partial workaround available, '-' and grayed = fixed.

**Table 4. Summary of silicon limitations** 

|                                          | Links to silicon limitations                                                                                                      | Revision<br>A | Revision<br>Y | Revision<br>1 | Revision<br>3 |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|---------------|---------------|
|                                          | Section 2.1.1: Debugging Stop mode and system tick timer                                                                          | А             | А             | А             | А             |
|                                          | Section 2.1.2: Debugging Stop mode with WFE entry                                                                                 | А             | Α             | Α             | Α             |
|                                          | Section 2.1.3: Wakeup sequence from Standby mode when using more than one wakeup source                                           | А             | Α             | Α             | Α             |
|                                          | Section 2.1.4: Full JTAG configuration without NJTRST pin cannot be used                                                          | А             | А             | Α             | А             |
|                                          | Section 2.1.5: MPU attribute to RTC and IWDG registers could be managed incorrectly                                               | А             | А             | А             | А             |
| Section 2.1:<br>System limitations       | Section 2.1.6: Delay after an RCC peripheral clock enabling                                                                       | А             | А             | А             | Α             |
|                                          | Section 2.1.7: Internal noise impacting the ADC accuracy                                                                          | А             | А             | А             | А             |
|                                          | Section 2.1.8: Over-drive and Under-drive modes unavailability                                                                    | N             | -             | -             | -             |
|                                          | Section 2.1.9: Operating voltage extension down to 1.7 V in the whole temperature range                                           | N             | N             | -             | -             |
|                                          | Section 2.1.10: PA12 GPIO limitations                                                                                             | Α             | Α             | Α             | -             |
|                                          | Section 2.1.11: Data cache might be corrupted during Flash read-while-write operation                                             | А             | А             | А             | А             |
| Section 2.2: IWDG peripheral limitations | Section 2.2.1: RVU and PVU flags are not reset in Stop mode                                                                       | А             | А             | Α             | А             |
|                                          | Section 2.3.1: Spurious tamper detection when disabling the tamper channel                                                        | N             | N             | N             | N             |
| Section 2.3: RTC limitations             | Section 2.3.2: Detection of a tamper event occurring before enabling the tamper detection is not supported in edge detection mode | А             | А             | Α             | А             |
|                                          | Section 2.3.3: RTC calendar registers are not locked properly                                                                     | А             | А             | А             | А             |

Table 4. Summary of silicon limitations (continued)

|                                                 | Links to silicon limitations                                                                                     | Revision<br>A | Revision<br>Y | Revision<br>1 | Revision 3 |
|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------|---------------|---------------|------------|
|                                                 | Section 2.4.1: SMBus standard not fully supported                                                                | Α             | Α             | Α             | Α          |
|                                                 | Section 2.4.2: Start cannot be generated after a misplaced Stop                                                  | А             | А             | А             | А          |
| 0                                               | Section 2.4.3: Mismatch on the "Setup time for a repeated Start condition" timing parameter                      | А             | А             | А             | А          |
| Section 2.4: I2C<br>peripheral<br>limitations   | Section 2.4.4: Data valid time (tVD;DAT) violated without the OVR flag being set                                 | А             | А             | А             | А          |
|                                                 | Section 2.4.5: Both SDA and SCL maximum rise time (tr) violated when VDD_I2C bus higher than ((VDD+0.3) / 0.7) V | А             | А             | А             | А          |
|                                                 | Section 2.4.6: Spurious Bus Error detection in Master mode                                                       | А             | А             | А             | А          |
|                                                 | Section 2.5.1: Wrong CRC calculation when the polynomial is even                                                 | А             | А             | А             | А          |
| Section 2.5: SPI peripheral                     | Section 2.5.2: Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback          | А             | А             | А             | А          |
| limitations                                     | Section 2.5.3: Wrong CRC transmitted in Master mode with delayed SCK feedback                                    | А             | А             | А             | А          |
|                                                 | Section 2.5.4: BSY bit may stay high at the end of a data transfer in Slave mode                                 | А             | А             | А             | А          |
| Section 2.6: I2S                                | Section 2.6.1: In I2S Slave mode, WS level must be set by the external master when enabling the I2S              | А             | А             | А             | Α          |
| peripheral<br>limitations                       | Section 2.6.2: Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback          | А             | А             | А             | А          |
|                                                 | Section 2.7.1: Idle frame is not detected if receiver clock speed is deviated                                    | N             | N             | N             | N          |
|                                                 | Section 2.7.2: In full-duplex mode, the Parity Error (PE) flag can be cleared by writing to the data register    | А             | А             | А             | Α          |
| Section 2.7:<br>USART peripheral<br>limitations | Section 2.7.3: Parity Error (PE) flag is not set when receiving in Mute mode using address mark detection        | N             | N             | N             | N          |
|                                                 | Section 2.7.4: Break frame is transmitted regardless of nCTS input line status                                   | N             | N             | N             | N          |
|                                                 | Section 2.7.5: nRTS signal abnormally driven low after a protocol violation                                      | А             | А             | А             | А          |
| Section 2.8:<br>bxCAN limitations               | Section 2.8.1: bxCAN time triggered communication mode not supported                                             | N             | N             | N             | N          |



Table 4. Summary of silicon limitations (continued)

|                                                        | Links to silicon limitations                                                                                                           | Revision<br>A | Revision<br>Y | Revision<br>1 | Revision<br>3 |
|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|---------------|---------------|
| Section 2.9:<br>OTG_FS<br>peripheral<br>limitations    | Section 2.9.1: Data in RxFIFO is overwritten when all channels are disabled simultaneously                                             | А             | А             | А             | Α             |
|                                                        | Section 2.9.2: OTG host blocks the receive channel when receiving IN packets and no TxFIFO is configured                               | А             | А             | А             | А             |
|                                                        | Section 2.9.3: Host channel-halted interrupt not generated when the channel is disabled                                                | А             | А             | А             | А             |
|                                                        | Section 2.9.4: Error in software-read OTG_FS_DCFG register values                                                                      | А             | А             | А             | А             |
| Section 2.10:<br>Ethernet<br>peripheral<br>limitations | Section 2.10.1: Incorrect layer 3 (L3) checksum is inserted in transmitted IPv6 packets without TCP, UDP or ICMP payloads              | А             | А             | А             | А             |
|                                                        | Section 2.10.2: The Ethernet MAC processes invalid extension headers in the received IPv6 frames                                       | N             | N             | N             | N             |
|                                                        | Section 2.10.3: MAC stuck in the Idle state on receiving the TxFIFO flush command exactly 1 clock cycle after a transmission completes | А             | А             | А             | А             |
|                                                        | Section 2.10.4: Transmit frame data corruption                                                                                         | Α             | Α             | Α             | Α             |
|                                                        | Section 2.10.5: Successive write operations to the same register might not be fully taken into account                                 | А             | А             | А             | Α             |



Table 4. Summary of silicon limitations (continued)

|                                          | Links to silicon limitations                                                                                                                                 | Revision<br>A | Revision<br>Y | Revision<br>1 | Revision 3 |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|---------------|------------|
|                                          | Section 2.11.1: Dummy read cycles inserted when reading synchronous memories                                                                                 | N             | N             | N             | N          |
|                                          | Section 2.11.2: FMC synchronous mode and NWAIT signal disabled                                                                                               | А             | А             | А             | -          |
|                                          | Section 2.11.3: Read access to a non-initialized FMC_SDRAM bank                                                                                              | Р             | Р             | Р             | -          |
|                                          | Section 2.11.4: Corruption of data read from the FMC                                                                                                         | А             | -             | -             | -          |
|                                          | Section 2.11.5: Interruption of CPU read burst access to an end of SDRAM row                                                                                 | А             | А             | А             | -          |
|                                          | Section 2.11.6: FMC NOR/PSRAM controller: asynchronous read access on bank 2 to 4 returns wrong data when bank 1 is in synchronous mode (BURSTEN bit is set) | А             | А             | -             | -          |
| Section 2.11: FMC peripheral             | Section 2.11.7: FMC dynamic and static bank switching                                                                                                        | А             | А             | А             | -          |
| limitations                              | Section 2.11.8: NAND/PCCard transaction and Wait timing                                                                                                      | А             | А             | А             | Α          |
|                                          | Section 2.11.9: Data corruption during burst read from FMC synchronous memory                                                                                | А             | А             | А             | Α          |
|                                          | Section 2.11.10: Missed burst write transaction on multiplexed PSRAM                                                                                         | -             | -             | А             | Α          |
|                                          | Section 2.11.11: FMC NOR/PSRAM controller write protocol violation                                                                                           | N             | N             | N             | -          |
|                                          | Section 2.11.12: FMC NOR/PSRAM controller bank switch with different BUSTURN durations                                                                       | А             | А             | А             | А          |
|                                          | Section 2.11.13: Wrong data read from a busy NAND memory                                                                                                     | А             | А             | А             | Α          |
|                                          | Section 2.11.14: Missed clocks with continuous clock feature enabled                                                                                         | А             | А             | А             | Α          |
|                                          | Section 2.12.1: SDIO HW flow control                                                                                                                         | N             | N             | N             | N          |
|                                          | Section 2.12.2: Wrong CCRCFAIL status after a response without CRC is received                                                                               | А             | А             | А             | Α          |
| Section 2.12:<br>SDIO peripheral         | Section 2.12.3: Data corruption in SDIO clock dephasing (NEGEDGE) mode                                                                                       | N             | N             | N             | N          |
| limitations                              | Section 2.12.4: CE-ATA multiple write command and card busy signal management                                                                                | А             | А             | А             | Α          |
|                                          | Section 2.12.5: No underrun detection with wrong data transmission                                                                                           | А             | А             | А             | А          |
| Section 2.13: ADC peripheral limitations | Section 2.13.1: ADC sequencer modification during conversion                                                                                                 | А             | А             | А             | А          |



Table 4. Summary of silicon limitations (continued)

| Links to silicon limitations |                                                                  | Revision<br>A | Revision<br>Y | Revision<br>1 | Revision<br>3 |
|------------------------------|------------------------------------------------------------------|---------------|---------------|---------------|---------------|
| Section 2.14: DAC            | Section 2.14.1: DMA underrun flag management                     | Α             | Α             | Α             | Α             |
| peripheral<br>limitations    | Section 2.14.2: DMA request not automatically cleared by DMAEN=0 | А             | А             | А             | А             |

# 2.1 System limitations

# 2.1.1 Debugging Stop mode and system tick timer

# **Description**

If the system tick timer interrupt is enabled during the Stop mode debug (DBG\_STOP bit set in the DBGMCU CR register), it will wake up the system from Stop mode.

### Workaround

To debug the Stop mode, disable the system tick timer interrupt.

# 2.1.2 Debugging Stop mode with WFE entry

# **Description**

When the Stop debug mode is enabled (DBG\_STOP bit set in the DBGMCU\_CR register), this allows software debugging during Stop mode.

However, if the application software uses the WFE instruction to enter Stop mode, after wakeup some instructions could be missed if the WFE is followed by sequential instructions. This affects only Stop debug mode with WFE entry.

#### Workaround

To debug Stop mode with WFE entry, the WFE instruction must be inside a dedicated function with 1 instruction (NOP) between the execution of the WFE and the Bx LR.

#### Example:

```
__asm void _WFE(void) {
WFE
NOP
BX Ir }
```

# 2.1.3 Wakeup sequence from Standby mode when using more than one wakeup source

### **Description**

The various wakeup sources are logically OR-ed in front of the rising-edge detector which generates the wakeup flag (WUF). The WUF needs to be cleared prior to Standby mode entry, otherwise the MCU wakes up immediately.

If one of the configured wakeup sources is kept high during the clearing of the WUF (by setting the CWUF bit), it may mask further wakeup events on the input of the edge detector. As a consequence, the MCU might not be able to wake up from Standby mode.



#### Workaround

To avoid this problem, the following sequence should be applied before entering Standby mode:

- Disable all used wakeup sources,
- Clear all related wakeup flags,
- · Re-enable all used wakeup sources,
- Enter Standby mode

Note:

Be aware that, when applying this workaround, if one of the wakeup sources is still kept high, the MCU enters Standby mode but then it wakes up immediately generating a power reset.

# 2.1.4 Full JTAG configuration without NJTRST pin cannot be used

## **Description**

When using the JTAG debug port in debug mode, the connection with the debugger is lost if the NJTRST pin (PB4) is used as a GPIO. Only the 4-wire JTAG port configuration is impacted.

#### Workaround

Use the SWD debug port instead of the full 4-wire JTAG port.

# 2.1.5 MPU attribute to RTC and IWDG registers could be managed incorrectly

# **Description**

If the MPU is used and the non bufferable attribute is set to the RTC or IWDG memory map region, the CPU access to the RTC or IWDG registers could be treated as bufferable, provided that there is no APB prescaler configured (AHB/APB prescaler is equal to 1).

# Workaround

If the non bufferable attribute is required for these registers, the software could perform a read after the write to guaranty the completion of the write access.

# 2.1.6 Delay after an RCC peripheral clock enabling

# Description

A delay between an RCC peripheral clock enable and the effective peripheral enabling should be taken into account in order to manage the peripheral read/write to registers.

This delay depends on the peripheral mapping:

- If the peripheral is mapped on AHB: the delay should be equal to 2 AHB cycles.
- If the peripheral is mapped on APB: the delay should be equal to 1 + (AHB/APB prescaler) cycles.

5/

#### Workarounds

- 1. Use the DSB instruction to stall the Cortex<sup>®</sup>-M4 CPU pipeline until the instruction is completed.
- 2. Insert "n" NOPs between the RCC enable bit write and the peripheral register writes (n = 2 for AHB peripherals, n = 1 + AHB/APB prescaler in case of APB peripherals).
- 3. Or simply insert a dummy read operation from the corresponding register just after enabling the peripheral clock.

# 2.1.7 Internal noise impacting the ADC accuracy

## **Description**

An internal noise generated on  $V_{\text{DD}}$  supplies and propagated internally may impact the ADC accuracy.

This noise is always active whatever the power mode of the MCU (RUN or Sleep).

#### Workarounds

To adapt the accuracy level to the application requirements, set one of the following options:

- Option1
   Set the ADCDC1 bit in the PWR CR register.
- Option2
   Set the corresponding ADCxDC2 bit in the SYSCFG PMC register.

Only one option can be set at a time.

For more details on option 1 and option2 mechanisms, refer to AN4073.

# 2.1.8 Over-drive and Under-drive modes unavailability

## **Description**

The Over-drive and Under-drive modes are not available on revision A devices.

# Workaround

None.

# 2.1.9 Operating voltage extension down to 1.7 V in the whole temperature range

### **Description**

Revision "A" and "Y" devices powered from a 1.7 V supply voltage, operate only in the 0 to 70 °C temperature range.

Starting from revision 1, the operating voltage down to 1.7 V is extended at full temperature ranges:

- -40 °C to 105 °C (suffix 7)
- -40 °C to 85 °C (for suffix 6).



#### Workaround

None.

### 2.1.10 PA12 GPIO limitations

### **Description**

When PA12 is used as GPIO or alternate function in input or output mode, the data read from Flash memory can be corrupted. This behavior is observed only when the following conditions are met:

- The device operates from a 2.7 to 3.6 V V<sub>DD</sub> power supply whatever the temperature range
- Flash memory Bank2 is used or the dual bank feature is enabled.

## Impacted products

- STM32F42xxl and STM32F43xxl part numbers
- STM32F42xxG and STM32F43xxG part numbers only when dual bank feature is enabled.

# Not impacted products

- STM32F42xxG and STM32F43xxG part numbers when dual bank feature is disabled
- STM32F42xxE and STM32F43xxE part numbers.

### Workaround

PA12 must be left unconnected on the PCB (configured as push-pull and held Low). You can use all the other GPIOs and all alternate functions except for the ones mapped on PA12. Use the OTG HS peripheral in full-speed mode instead of the OTG FS peripheral.

This limitation is fixed in silicon revision 3.

# 2.1.11 Data cache might be corrupted during Flash read-while-write operation

### **Description**

When a write operation to the internal Flash memory is done, the data cache is updated to reflect the data update. If a read operation to the other memory bank occurs during the data cache update, the data cache content may be corrupted. In this case, subsequent read operations from the same address (Cache hits) will be corrupted.

This issue only occurs in dual bank mode when reading (data access or code execution) from one Flash bank while writing to the other Flash bank with data cache enabled.

# Workaround

When the application is performing data accesses in both Flash memory banks, the data cache must be disabled by resetting the DCEN bit in FLASH\_ACR register before performing any write operation to Flash memory. Before enabling the data cache again, the cache must be reset by setting and then resetting the DCRST bit in FLASH\_ACR register.



#### Example of code

```
/* Disable data cache */
__HAL_FLASH_DATA_CACHE_DISABLE();

/* Set PG bit */
SET_BIT(FLASH->CR, FLASH_CR_PG);

/* Program the Flash word */
WriteFlash(Address, Data);

/* Reset data cache */
__HAL_FLASH_DATA_CACHE_RESET();
/* Enable data cache */
__HAL_FLASH_DATA_CACHE_ENABLE();
```

# 2.2 IWDG peripheral limitations

# 2.2.1 RVU and PVU flags are not reset in Stop mode

# **Description**

The RVU and PVU flags of the IWDG\_SR register are set by hardware after a write access to the IWDG\_RLR and the IWDG\_PR registers, respectively. If the Stop mode is entered immediately after the write access, the RVU and PVU flags are not reset by hardware.

Before performing a second write operation to the IWDG\_RLR or the IWDG\_PR register, the application software must wait for the RVU or PVU flag to be reset. However, since the RVU/PVU bit is not reset after exiting the Stop mode, the software goes into an infinite loop and the independent watchdog (IWDG) generates a reset after the programmed timeout period.

### Workaround

Wait until the RVU or PVU flag of the IWDG\_SR register is reset before entering the Stop mode.

# 2.3 RTC limitations

# 2.3.1 Spurious tamper detection when disabling the tamper channel

### **Description**

If the tamper detection is configured for detection on falling edge event (TAMPFLT=00 and TAMPxTRG=1) and if the tamper event detection is disabled when the tamper pin is at high level, a false tamper event is detected.

#### Workaround

None



#### 2.3.2 Detection of a tamper event occurring before enabling the tamper detection is not supported in edge detection mode

# Description

When the tamper detection is enabled in edge detection mode (TAMPFLT=00):

- When TAMPxTRG=0 (rising edge detection): if the tamper input is already high before enabling the tamper detection, the tamper event may or may not be detected when enabling the tamper detection. The probability to detect it increases with the APB frequency.
- When TAMPxTRG=1 (falling edge detection): if the tamper input is already low before enabling the tamper detection, the tamper event is not detected when enabling the tamper detection.

#### Workaround

The I/O state should be checked by software in the GPIO registers, just after enabling the tamper detection and before writing sensitive values in the backup registers, in order to ensure that no active edge occurred before enabling the tamper event detection.

#### 2.3.3 RTC calendar registers are not locked properly

# **Description**

When reading the calendar registers with BYPSHAD=0, the RTC TR and RTC DR registers may not be locked after reading the RTC\_SSR register. This happens if the read operation is initiated one APB clock period before the shadow registers are updated. This can result in a non-consistency of the three registers. Similarly, RTC DR register can be updated after reading the RTC TR register instead of being locked.

### Workaround

- Use BYPSHAD = 1 mode (Bypass shadow registers), or
- If BYPSHAD = 0, read SSR again after reading SSR/TR/DR to confirm that SSR is still the same, otherwise read the values again.

#### 2.4 **I2C** peripheral limitations

#### 2.4.1 SMBus standard not fully supported

### **Description**

The I<sup>2</sup>C peripheral is not fully compliant with the SMBus v2.0 standard since It does not support the capability to NACK an invalid byte/command.

## Workarounds

18/43

A higher-level mechanism should be used to verify that a write operation is being performed correctly at the target device, such as:

- Using the SMBAL pin if supported by the host
- 2. the alert response address (ARA) protocol
- 3. the Host notify protocol

DocID023833 Rev 10



# 2.4.2 Start cannot be generated after a misplaced Stop

# **Description**

If a master generates a misplaced Stop on the bus (bus error) while the microcontroller I2C peripheral attempts to switch to Master mode by setting the START bit, the Start condition is not properly generated.

#### Workaround

In the I<sup>2</sup>C standard, it is allowed to send a Stop only at the end of the full byte (8 bits + acknowledge), so this scenario is not allowed. Other derived protocols like CBUS allow it, but they are not supported by the I<sup>2</sup>C peripheral.

A software workaround consists in asserting the software reset using the SWRST bit in the I2C CR1 control register.

# 2.4.3 Mismatch on the "Setup time for a repeated Start condition" timing parameter

# **Description**

In case of a repeated Start, the "Setup time for a repeated Start condition" (named Tsu;sta in the I<sup>2</sup>C specification) can be slightly violated when the I<sup>2</sup>C operates in Master Standard mode at a frequency between 88 kHz and 100 kHz.

The limitation can occur only in the following configuration:

- in Master mode
- in Standard mode at a frequency between 88 kHz and 100 kHz (no limitation in Fastmode)
- SCL rise time:
  - If the slave does not stretch the clock and the SCL rise time is more than 300 ns (if the SCL rise time is less than 300 ns, the limitation cannot occur)
  - If the slave stretches the clock

The setup time can be violated independently of the APB peripheral frequency.

#### Workaround

Reduce the frequency down to 88 kHz or use the I<sup>2</sup>C Fast-mode, if supported by the slave.



# 2.4.4 Data valid time (t<sub>VD:DAT</sub>) violated without the OVR flag being set

# **Description**

The data valid time ( $t_{VD;DAT}$ ,  $t_{VD;ACK}$ ) described by the I<sup>2</sup>C standard can be violated (as well as the maximum data hold time of the current data ( $t_{HD;DAT}$ )) under the conditions described below. This violation cannot be detected because the OVR flag is not set (no transmit buffer underrun is detected).

This limitation can occur only under the following conditions:

- in Slave transmit mode
- with clock stretching disabled (NOSTRETCH=1)
- if the software is late to write the DR data register, but not late enough to set the OVR flag (the data register is written before)

#### Workaround

If the master device allows it, use the clock stretching mechanism by programming the bit NOSTRETCH=0 in the I2C\_CR1 register.

If the master device does not allow it, ensure that the software is fast enough when polling the TXE or ADDR flag to immediately write to the DR data register. For instance, use an interrupt on the TXE or ADDR flag and boost its priority to the higher level.

# 2.4.5 Both SDA and SCL maximum rise time (t<sub>r</sub>) violated when VDD\_I2C bus higher than ((VDD+0.3) / 0.7) V

#### **Description**

When an external legacy  $I^2C$  bus voltage (VDD\_I2C) is set to 5 V while the MCU is powered from  $V_{DD}$ , the internal 5-Volt tolerant circuitry is activated as soon the input voltage ( $V_{IN}$ ) reaches the  $V_{DD}$  + diode threshold level. An additional internal large capacitance then prevents the external pull-up resistor ( $R_P$ ) from rising the SDA and SCL signals within the maximum timing ( $t_r$ ) which is 300 ns in fast mode and 1000 ns in Standard mode.

The rise time ( $t_r$ ) is measured from  $V_{IL}$  and  $V_{IH}$  with levels set at 0.3VDD\_I2C and 0.7VDD I2C.

## Workaround

The external VDD\_I2C bus voltage should be limited to a maximum value of ((VDD+0.3) / 0.7) V. As a result, when the MCU is powered from  $V_{DD}=3.3$  V,  $VDD_I2C$  should not exceed 5.14 V to be compliant with  $I^2C$  specifications.

# 2.4.6 Spurious Bus Error detection in Master mode

## **Description**

In Master mode, a bus error can be detected by mistake, so the BERR flag can be wrongly raised in the status register. This will generate a spurious Bus Error interrupt if the interrupt is enabled. A bus error detection has no effect on the transfer in Master mode, therefore the I2C transfer can continue normally.

#### Workaround

If a bus error interrupt is generated in Master mode, the BERR flag must be cleared by software. No other action is required and the on-going transfer can be handled normally.

# 2.5 SPI peripheral limitations

# 2.5.1 Wrong CRC calculation when the polynomial is even

# Description

When the CRC is enabled, the CRC calculation will be wrong if the polynomial is even.

### Work-around

Use odd polynomial.

# 2.5.2 Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback

# Description

In receive transaction, in both I<sup>2</sup>S and SPI Master modes, the last bit of the transacted frame is not captured when the signal provided by internal feedback loop from the SCK pin exceeds a critical delay. The lastly transacted bit of the stored data then keeps the value from the pattern received previously. As a consequence, the last receive data bit may be wrong and/or the CRCERR flag can be unduly asserted in the SPI mode if any data under check sum and/or just the CRC pattern is wrongly captured.

In SPI mode, data are synchronous with the APB clock. A delay of up to two APB clock periods can thus be tolerated for the internal feedback delay. The I<sup>2</sup>S mode is more sensitive than the SPI mode since the SCK clock is not synchronized with the APB. In this case, the margin of the internal feedback delay is lower than one APB clock period.

The main factors contributing to the delay increase are low  $V_{DD}$  level, high temperature, high SCK pin capacitive load and low SCK I/O output speed. The SPI communication speed has no impact.



14

#### Workarounds

The following workaround can be adopted, jointly or individually:

Decrease the APB clock speed.

00 (low)

Configure the IO pad of the SCK pin to be faster.

The following table gives the maximum allowable APB frequency versus GPIOx\_OSPEEDR output speed control field setting for the SCK pin, at 30 pF of capacitive load.

| · · · · · · · · · · · · · · · · · · · |                                             |                                                          |
|---------------------------------------|---------------------------------------------|----------------------------------------------------------|
| OSPEEDR [1:0]<br>for SCK pin          | Max. APB frequency<br>for SPI mode<br>[MHz] | Max. APB frequency<br>for I <sup>2</sup> S mode<br>[MHz] |
| 11 (very high)                        | 90                                          | 42 (45 if V <sub>DD</sub> > 2.7 V)                       |
| 10 (high)                             | 90                                          | 36                                                       |
| 01 (medium)                           | 70                                          | 30                                                       |

26

Table 5. Maximum allowable APB frequency at 30 pF load

# 2.5.3 Wrong CRC transmitted in Master mode with delayed SCK feedback

# Description

In transmit transaction of the SPI/I<sup>2</sup>S interface in SPI Master mode with CRC enabled, the CRC data transmission may be corrupted if the delay of an internal feedback signal derived from the SCK output (further feedback clock) is greater than two APB clock periods. While data and CRC bit shifting and transfer is based on an internal clock, the CRC progressive calculation uses the feedback clock. If the delay of the feedback clock is greater than two APB periods, the transmitted CRC value may get wrong.

The main factors contributing to the delay increase are low  $V_{DD}$  level, high temperature, high SCK pin capacitive load and low SCK I/O output speed. The SPI communication speed has no impact.

#### Workaround

The following workaround can be adopted, jointly or individually:

- Decrease the APB clock speed.
- Configure the IO pad of the SCK pin to be faster.

The following table gives the maximum allowable APB frequency versus GPIOx\_OSPEEDR output speed control field setting for the SCK pin, at 30 pF of capacitive load.

| OSPEEDR [1:0]<br>for SCK pin | Max. APB frequency for SPI mode [MHz] | Max. APB frequency for I <sup>2</sup> S mode [MHz] |
|------------------------------|---------------------------------------|----------------------------------------------------|
| 11 (very high)               | 90                                    | 42 (45 if V <sub>DD</sub> > 2.7 V)                 |
| 10 (high)                    | 90                                    | 36                                                 |
| 01 (medium)                  | 70                                    | 30                                                 |
| 00 (low)                     | 26                                    | 14                                                 |

Table 6. Maximum allowable APB frequency at 30 pF load

# 2.5.4 BSY bit may stay high at the end of a data transfer in Slave mode

## **Description**

BSY flag may sporadically remain high at the end of a data transfer in Slave mode. The issue appears when an accidental synchronization happens between internal CPU clock and external SCK clock provided by master.

This is related to the end of data transfer detection while the SPI is enabled in Slave mode.

As a consequence, the end of data transaction may be not recognized when software needs to monitor it (e.g. at the end of session before entering the low-power mode or before direction of data line has to be changed at half duplex bidirectional mode). The BSY flag is unreliable to detect the end of any data sequence transaction.

#### Workaround

When NSS hardware management is applied and NSS signal is provided by master, the end of a transaction can be detected by the NSS polling by slave.

- If SPI receiving mode is enabled, the end of a transaction with master can be detected by the corresponding RXNE event signalizing the last data transfer completion.
- In SPI transmit mode, user can check the BSY under timeout corresponding to the time
  necessary to complete the last data frame transaction. The timeout should be
  measured from TXE event signalizing the last data frame transaction start (it is raised
  once the second bit transaction is ongoing). Either BSY becomes low normally or the
  timeout expires when the synchronization issue happens.

When upper workarounds are not applicable, the following sequence can be used to prevent the synchronization issue at SPI transmit mode.

- Write last data to data register
- 2. Poll TXE until it becomes high to ensure the data transfer has started
- 3. Disable SPI by clearing SPE while the last data transfer is still ongoing
- 4. Poll the BSY bit until it becomes low
- 5. The BSY flag works correctly and can be used to recognize the end of the transaction.

Note:

This workaround can be used only when CPU has enough performance to disable SPI after TXE event is detected while the data frame transfer is still ongoing. It is impossible to achieve it when ratio between CPU and SPI clock is low and data frame is short especially. In this specific case timeout can be measured from TXE, while calculating fixed number of CPU clock periods corresponding to the time necessary to complete the data frame transaction.



# 2.6 I2S peripheral limitations

# 2.6.1 In I2S Slave mode, WS level must be set by the external master when enabling the I2S

# **Description**

In Slave mode, the WS signal level is used only to start the communication. If the I2S (in Slave mode) is enabled while the master is already sending the clock and the WS signal level is low (for I2S protocol) or is high (for the LSB or MSB-justified mode), the slave starts communicating data immediately. In this case, the master and slave will be desynchronized throughout the whole communication.

#### Workaround

The I2S peripheral must be enabled when the external master sets the WS line at:

- High level when the I2S protocol is selected.
- Low level when the LSB or MSB-justified mode is selected.

# 2.6.2 Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback

The limitation described in Section 2.5.2: Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback also applies to I<sup>2</sup>S interface.

# 2.7 USART peripheral limitations

# 2.7.1 Idle frame is not detected if receiver clock speed is deviated

### **Description**

If the USART receives an idle frame followed by a character, and the clock of the transmitter device is faster than the USART receiver clock, the USART receive signal falls too early when receiving the character start bit, with the result that the idle frame is not detected (IDLE flag is not set).

DocID023833 Rev 10

#### Workaround

None.

**77** 

# 2.7.2 In full-duplex mode, the Parity Error (PE) flag can be cleared by writing to the data register

# **Description**

In full-duplex mode, when the Parity Error flag is set by the receiver at the end of a reception, it may be cleared while transmitting by reading the USART\_SR register to check the TXE or TC flags and writing data to the data register.

Consequently, the software receiver can read the PE flag as '0' even if a parity error occurred.

#### Workaround

The Parity Error flag should be checked after the end of reception and before transmission.

# 2.7.3 Parity Error (PE) flag is not set when receiving in Mute mode using address mark detection

#### Description

The USART receiver is in Mute mode and is configured to exit the Mute mode using the address mark detection. When the USART receiver recognizes a valid address with a parity error, it exits the Mute mode without setting the Parity Error flag.

#### Workaround

None.

# 2.7.4 Break frame is transmitted regardless of nCTS input line status

### **Description**

When CTS hardware flow control is enabled (CTSE = 1) and the Send Break bit (SBK) is set, the transmitter sends a break frame at the end of the current transmission regardless of nCTS input line status.

Consequently, if an external receiver device is not ready to accept a frame, the transmitted break frame is lost.

## Workaround

None.

# 2.7.5 nRTS signal abnormally driven low after a protocol violation

### **Description**

When RTS hardware flow control is enabled, the nRTS signal goes high when data is received. If this data was not read and new data is sent to the USART (protocol violation), the nRTS signal goes back to low level at the end of this new data.

Consequently, the sender gets the wrong information that the USART is ready to receive further data.

On USART side, an overrun is detected, which indicates that data has been lost.



#### Workaround

Workarounds are required only if the other USART device violates the communication protocol, which is not the case in most applications.

Two workarounds can be used:

- After data reception and before reading the data in the data register, the software takes
  over the control of the nRTS signal as a GPIO and holds it high as long as needed. If
  the USART device is not ready, the software holds the nRTS pin high, and releases it
  when the device is ready to receive new data.
- The time required by the software to read the received data must always be lower than
  the duration of the second data reception. For example, this can be ensured by treating
  all the receptions by DMA mode.

# 2.8 bxCAN limitations

# 2.8.1 bxCAN time triggered communication mode not supported

## Description

The time triggered communication mode described in the reference manual is not supported. As a result timestamp values are not available. TTCM bit must be kept cleared in the CAN MCR register (time triggered communication mode disabled).

#### Workaround

None

# 2.9 OTG\_FS peripheral limitations

# 2.9.1 Data in RxFIFO is overwritten when all channels are disabled simultaneously

### Description

If the available RxFIFO is just large enough to host 1 packet + its data status, and is currently occupied by the last received data + its status and, at the same time, the application requests that more IN channels be disabled, the OTG\_FS peripheral does not first check for available space before inserting the disabled status of the IN channels. It just inserts them by overwriting the existing data payload.

#### Workaround

Use one of the following recommendations:

- Configure the RxFIFO to host a minimum of 2 x MPSIZ + 2 x data status entries.
- 2. The application has to check the RXFLVL bit (RxFIFO non-empty) in the OTG\_FS\_GINTSTS register before disabling each IN channel. If this bit is not set, then the application can disable an IN channel at a time. Each time the application disables an IN channel, however, it first has to check that the RXFLVL bit = 0 condition is true.



# 2.9.2 OTG host blocks the receive channel when receiving IN packets and no TxFIFO is configured

## **Description**

When receiving data, the OTG\_FS core erroneously checks for available TxFIFO space when it should only check for RxFIFO space. If the OTG\_FS core cannot see any space allocated for data transmission, it blocks the reception channel and no data is received.

#### Workaround

Set at least one TxFIFO equal to the maximum packet size. In this way, the host application, which intends to supports only IN traffic, also has to allocate some space for the TxFIFO.

Since a USB host is expected to support any kind of connected endpoint, it is good practice to always configure enough TxFIFO space for OUT endpoints.

# 2.9.3 Host channel-halted interrupt not generated when the channel is disabled

## **Description**

When the application enables, then immediately disables the host channel before the OTG\_FS host has had time to begin the transfer sequence, the OTG\_FS core, as a host, does not generate a channel-halted interrupt. The OTG\_FS core continues to operate normally.

#### Workaround

Do not disable the host channel immediately after enabling it.

# 2.9.4 Error in software-read OTG\_FS\_DCFG register values

### Description

When the application writes to the DAD and PFIVL bitfields in the OTG\_FS\_DCFG register, and then reads the newly written bitfield values, the read values may not be correct.

The values written by the application, however, are correctly retained by the core, and the normal operation of the device is not affected.

### Workaround

Do not read from the OTG\_FS\_DCFG register's DAD and PFIVL bitfields just after programming them.



# 2.10 Ethernet peripheral limitations

# 2.10.1 Incorrect layer 3 (L3) checksum is inserted in transmitted IPv6 packets without TCP, UDP or ICMP payloads

## **Description**

The application provides the per-frame control to instruct the MAC to insert the L3 checksums for TCP, UDP and ICMP packets. When automatic checksum insertion is enabled and the input packet is an IPv6 packet without the TCP, UDP or ICMP payload, then the MAC may incorrectly insert a checksum into the packet. For IPv6 packets without a TCP, UDP or ICMP payload, the MAC core considers the next header (NH) field as the extension header and continues to parse the extension header. Sometimes, the payload data in such packets matches the NH field for TCP, UDP or ICMP and, as a result, the MAC core inserts a checksum.

#### Workaround

When the IPv6 packets have a TCP, UDP or ICMP payload, enable checksum insertion for transmit frames, or bypass checksum insertion by using the CIC (checksum insertion control) bits in TDES0 (bits 23:22).

# 2.10.2 The Ethernet MAC processes invalid extension headers in the received IPv6 frames

## **Description**

In IPv6 frames, there can be zero or some extension headers preceding the actual IP payload. The Ethernet MAC processes the following extension headers defined in the IPv6 protocol: Hop-by-Hop Options header, Routing header and Destination Options header. All extension headers, except the Hop-by-Hop extension header, can be present multiple times and in any order before the actual IP payload. The Hop-by-Hop extension header, if present, has to come immediately after the IPv6's main header.

The Ethernet MAC processes all (valid or invalid) extension headers including the Hop-by-Hop extension headers that are present after the first extension header. For this reason, the GMAC core will accept IPv6 frames with invalid Hop-by-Hop extension headers. As a consequence, it will accept any IP payload as valid IPv6 frames with TCP, UDP or ICMP payload, and then incorrectly update the Receive status of the corresponding frame.

#### Workaround

None.

# 2.10.3 MAC stuck in the Idle state on receiving the TxFIFO flush command exactly 1 clock cycle after a transmission completes

## **Description**

When the software issues a TxFIFO flush command, the transfer of frame data stops (even in the middle of a frame transfer). The TxFIFO read controller goes into the Idle state (TFRS=00 in ETH\_MACDBGR) and then resumes its normal operation.

However, if the TxFIFO read controller receives the TxFIFO flush command exactly one clock cycle after receiving the status from the MAC, the controller remains stuck in the Idle state and stops transmitting frames from the TxFIFO. The system can recover from this state only with a reset (e.g. a soft reset).

#### Workaround

Do not use the TxFIFO flush feature.

If TXFIFO flush is really needed, wait until the TxFIFO is empty prior to using the TxFIFO flush command.

# 2.10.4 Transmit frame data corruption

Frame data corrupted when the TxFIFO is repeatedly transitioning from non-empty to empty and then back to non-empty.

## **Description**

Frame data may get corrupted when the TxFIFO is repeatedly transitioning from non-empty to empty for a very short period, and then from empty to non-empty, without causing an underflow.

This transitioning from non-empty to empty and back to non-empty happens when the rate at which the data is being written to the TxFIFO is almost equal to or a little less than the rate at which the data is being read.

This corruption cannot be detected by the receiver when the CRC is inserted by the MAC, as the corrupted data is used for the CRC computation.

#### Workaround

Use the Store-and-Forward mode: TSF=1 (bit 21 in ETH\_DMAOMR). In this mode, the data is transmitted only when the whole packet is available in the TxFIFO.



# 2.10.5 Successive write operations to the same register might not be fully taken into account

# **Description**

A write to a register might not be fully taken into account if a previous write to the same register is performed within a time period of four TX\_CLK/RX\_CLK clock cycles. When this error occurs, reading the register returns the most recently written value, but the Ethernet MAC continues to operate as if the latest write operation never occurred.

See Table 7: Impacted registers and bits for the registers and bits impacted by this limitation.

Table 7. Impacted registers and bits

| Table 7. Impacted registers and bits |            |                           |
|--------------------------------------|------------|---------------------------|
| Register name                        | Bit number | Bit name                  |
| DMA registers                        |            |                           |
| ETH_DMABMR                           | 7          | EDFE                      |
|                                      | 26         | DTCEFD                    |
|                                      | 25         | RSF                       |
| ETH_DMAOMR -                         | 20         | FTF                       |
| ETT_DIMAONIK -                       | 7          | FEF                       |
|                                      | 6          | FUGF                      |
|                                      | 4:3        | RTC                       |
| GMAC registers                       |            |                           |
|                                      | 25         | CSTF                      |
|                                      | 23         | WD                        |
|                                      | 22         | JD                        |
|                                      | 19:17      | IFG                       |
|                                      | 16         | CSD                       |
|                                      | 14         | FES                       |
|                                      | 13         | ROD                       |
| ETH_MACCR -                          | 12         | LM                        |
| ETH_WACCK                            | 11         | DM                        |
|                                      | 10         | IPCO                      |
|                                      | 9          | RD                        |
|                                      | 7          | APCS                      |
|                                      | 6:5        | BL                        |
|                                      | 4          | DC                        |
|                                      | 3          | TE                        |
|                                      | 2          | RE                        |
| ETH_MACFFR                           |            | MAC frame filter register |
| ETH_MACHTHR                          | 31:0       | Hash Table High Register  |

Table 7. Impacted registers and bits (continued)

| Register name                  | Bit number | Bit name                    |
|--------------------------------|------------|-----------------------------|
| ETH_MACHTLR                    | 31:0       | Hash Table Low Register     |
|                                | 31:16      | PT                          |
|                                | 7          | ZQPD                        |
|                                | 5:4        | PLT                         |
| ETH_MACFCR                     | 3          | UPFD                        |
|                                | 2          | RFCE                        |
|                                | 1          | TFCE                        |
|                                | 0          | FCB/BPA                     |
| ETH MACVI ANTD                 | 16         | VLANTC                      |
| ETH_MACVLANTR                  | 15:0       | VLANTI                      |
| ETH_MACRWUFFR                  | -          | all remote wakeup registers |
|                                | 31         | WFFRPR                      |
|                                | 9          | GU                          |
| ETH_MACPMTCSR                  | 2          | WFE                         |
|                                | 1          | MPE                         |
|                                | 0          | PD                          |
| ETH_MACA0HR                    | -          | MAC address 0 high register |
| ETH_MACA0LR                    | -          | MAC address 0 low register  |
| ETH_MACA1HR                    | -          | MAC address 1 high register |
| ETH_MACA1LR                    | -          | MAC address 1 low register  |
| ETH_MACA2HR                    | -          | MAC address 2 high register |
| ETH_MACA2LR                    | -          | MAC address 2 low register  |
| ETH_MACA3HR                    | -          | MAC address 3 high register |
| ETH_MACA3LR                    | -          | MAC address 3 low register  |
| IEEE 1588 time stamp registers |            |                             |



Register name Bit number Bit name 18 **TSPFFMAE** 17:16 **TSCNT** 15 **TSSMRME** 14 **TSSEME** 13 TSSIPV4FE 12 TSSIPV6FE 11 **TSSPTPOEFE** ETH PTPTSCR 10 TSPTPPSV2E 9 **TSSSR** 8 **TSSARFE** 5 **TSARU** 3 **TSSTU** 2 **TSSTI** 1 **TSFCU** 0 **TSE** 

Table 7. Impacted registers and bits (continued)

### Workaround

Two workarounds could be applicable:

- Ensure a delay of four TX\_CLK/RX\_CLK clock cycles between the successive write operations to the same register.
- Make several successive write operations without delay, then read the register when all the operations are complete, and finally reprogram it after a delay of four TX\_CLK/RX\_CLK clock cycles.

# 2.11 FMC peripheral limitations

# 2.11.1 Dummy read cycles inserted when reading synchronous memories

# **Description**

When performing a burst read access to a synchronous memory, two dummy read accesses are performed at the end of the burst cycle whatever the type of AHB burst access. However, the extra data values which are read are not used by the FMC and there is no functional failure.

### Workaround

None.



# 2.11.2 FMC synchronous mode and NWAIT signal disabled

# **Description**

When the FMC synchronous mode operates with the NWAIT signal disabled, if the polarity (WAITPOL in the FMC\_BCRx register) of the NWAIT signal is identical to that of the NWAIT input signal level, the system hangs and no fault is generated.

#### Workaround

PD6 (NWAIT signal) must not be connected to AF12 and the NWAIT polarity must be configured to active high (set WAITPOL bit to 1 in FMC BCRx register).

# 2.11.3 Read access to a non-initialized FMC\_SDRAM bank

# **Description**

When a read access is performed to an SDRAM bank while the SDRAM controller is not yet initialized, the system hangs and no fault is generated.

#### Workaround

Read access to an SDRAM bank must be performed only when the SDRAM controller initialization is complete.

# 2.11.4 Corruption of data read from the FMC

# Description

When the FMC is used as stack, heap or variable data, an interrupt occurring during a CPU read access to the FMC may results in read data corruption or hard fault exception. This problem does not occur when read accesses are performed by another master or when FMC accesses are done when the interrupts are disabled.

#### Workaround

Two workarounds can be applied:

- Do not use the FMC as stack or heap, and make sure CPU read accesses to the FMC are performed while interrupts are disabled
- Use only DMAs to perform read accesses to the FMC.

This limitation is present only in revision "A" devices. It is fixed in revision "Y", "1" and "3".

# 2.11.5 Interruption of CPU read burst access to an end of SDRAM row

#### **Description**

If an interrupt occurs during an CPU AHB burst read access to an end of SDRAM row, it may result in wrong data read from the next row if all the conditions below are met:

- The SDRAM data bus is 16-bit or 8-bit wide. 32-bit SDRAM mode is not affected.
- RBURST bit is reset in the FMC\_SDCR1 register (read FIFO disabled).
- An interrupt occurs while CPU is performing an AHB incrementing bursts read access
  of unspecified length (using LDM = Load Multiple instruction).
- The address of the burst operation includes the end of an SDRAM row.



#### Workaround

Enable the read FIFO by setting the RBURST bit in the FMC SDCR1 register.

# 2.11.6 FMC NOR/PSRAM controller: asynchronous read access on bank 2 to 4 returns wrong data when bank 1 is in synchronous mode (BURSTEN bit is set)

## **Description**

If an interrupt occurs during a CPU AHB read access to one NOR/PSRAM bank (bank2 to 4) which is enabled in asynchronous mode, while bank 1 of the NOR/PSRAM controller is configured in synchronous read mode (BURSTEN bit set to '1'), then the FMC NOR/PSRAM controller returns wrong data. This limitation does not occur when using the DMA or when only bank1 is used in synchronous mode.

#### Workaround

If multiple banks are enabled in mixed asynchronous and synchronous modes, use any NOR/PSRAM bank for synchronous read accesses, except for bank 1. As a consequence the continuous clock feature is not available in asynchronous mode.

This limitation is fixed in revision "1" and "3".

# 2.11.7 FMC dynamic and static bank switching

## Description

The dynamic and static banks cannot be accessed concurrently.

#### Workaround

Do not use dynamic and static banks at the same time. The SDRAM device must be in self-refresh before switching to the static memory mapped on the NOR/PSRAM or NAND/PC-Card controller. Before switching from static memory to SDRAM, issue a Normal command to wake-up the device from self-refresh mode.

This limitation is fixed in silicon revision "3".

# 2.11.8 NAND/PCCard transaction and Wait timing

## **Description**

If the WAIT timing in the corresponding space (common/attribute) is configured to 0xFF, the NAND/PCCard transaction stalls the system and no fault is generated. This issue occurs whatever the value of PWAITEN bit in the FMC PCRx register.

### Workaround

Configure the WAIT timing in the (common/attribute) to any value except 0xFF.

# 2.11.9 Data corruption during burst read from FMC synchronous memory

# **Description**

A burst read from static memory can be corrupted if all the following conditions are met:

- One FMC bank is configured in synchronous mode with WAITEN bit enabled while another FMC bank is used with WAITEN bit disabled
- A read burst transaction is ongoing from static synchronous memory with wait feature enabled
- The synchronous memory asserts the wait signal during the ongoing burst read
- The read burst transaction is followed by an access to an FMC dynamic or static banks which the WAITEN bit is disabled in the FMC\_BCRx register.

#### Workaround

- 1. Set the WAITEN bit on all FMC static banks even if it is not used by the memory.
- 2. Set the same WAIT polarity on all static banks
- 3. Enable the internal pull-up on PD6 in order to set to ready the FMC\_NWAIT input when the synchronous memory is de-selected and the other FMC bank without wait feature is selected.

# 2.11.10 Missed burst write transaction on multiplexed PSRAM

## Description

If an interrupt occurs during an CPU AHB read access from an FMC bank with the write burst feature disabled (CBURSTRW bit is reset in the FMC\_BCRx register), the following burst write access to another FMC bank with the write feature enabled is missed.

#### Workaround

Set the CBURSTRW bit even for the FMC bank that is not targeted by the write burst access. The write burst transaction has no effect on the asynchronous read protocol. However, to perform write accesses to asynchronous FMC bank while the CBURSTRW bit is set, the AHB size must be equal to memory size.

# 2.11.11 FMC NOR/PSRAM controller write protocol violation

### **Description**

When an interrupted asynchronous or synchronous CPU read access to any NOR/PSRAM FMC bank is followed by an asynchronous write access to the same bank or to any other NOR/PSRAM FMC bank, this causes a write protocol violation. There is no functional issue but the FMC NOR/PSRAM controller write protocol is violated since the FMC\_NWE signal is de-asserted at the same time as the Chip select (FMC\_NEx).

Workaround

None



# 2.11.12 FMC NOR/PSRAM controller bank switch with different BUSTURN durations

## **Description**

The system hangs when the FMC NOR/PSRAM memory controller switches between two banks and the following conditions are met:

- 1. One NOR/PSRAM bank is configured in synchronous mode and the BUSTURN bits in FMC\_BTRx/FMC\_BTWx register are set to a nonzero value.
- 2. Another NOR/PSRAM bank is configured in asynchronous multiplexed mode and BUSTURN bits are set to 0.
- 3. FMC clock divide ratio (CLKDIV) is higher or equal to 4 HCLK periods.
- 4. A single read transaction from the bank operating in synchronous mode is followed by any transaction in another bank operating in asynchronous multiplexed mode.

#### Workaround

If several NOR/PSRAM banks are used, the BUSTURN duration configured for each bank must be set to a nonzero value.

# 2.11.13 Wrong data read from a busy NAND memory

# **Description**

When the read command is issued to the NAND memory, the R/B signal gets activated upon the de-assertion of the chip select. If a read transaction is pending, the NAND controller might not detect the R/B signal (connected to NWAIT) previously asserted, and will sample wrong data. This problem occurs only when the MEMSET timing is configured to 0 or when ATTHOLD timing is configured to 0 or 1.

#### Workaround

Either configure MEMSET timing to a value greater than 0 or ATTHOLD timing to a value greater than 1.

#### 2.11.14 Missed clocks with continuous clock feature enabled

## Description

When the continuous clock feature is enabled, the FMC\_CLK clock can be switched off in the following conditions:

- FMC\_CLK clock divided by 2
- An asynchronous byte transaction is performed on an FMC bank configured in 32-bit memory data width. When the FMC\_CLK clock for static memories is switched off, it will be switched on by issuing a synchronous transaction or any asynchronous transaction different from byte access with 32-bit width.

#### Workaround

When issuing a byte transaction on 32-bit asynchronous memories while the continuous clock feature is enabled, do not use the FMC\_CLK clock divider ratio of 2.



# 2.12 SDIO peripheral limitations

# 2.12.1 SDIO HW flow control

## **Description**

When enabling the HW flow control by setting bit 14 of the SDIO\_CLKCR register to '1', glitches can occur on the SDIOCLK output clock resulting in wrong data to be written into the SD/MMC card or into the SDIO device. As a consequence, a CRC error will be reported to the SD/SDIO MMC host interface (DCRCFAIL bit set to '1' in SDIO STA register).

#### Workaround

None.

Note:

Do not use the HW flow control. Overrun errors (Rx mode) and FIFO underrun (Tx mode) should be managed by the application software.

# 2.12.2 Wrong CCRCFAIL status after a response without CRC is received

# **Description**

The CRC is calculated even if the response to a command does not contain any CRC field. As a consequence, after the SDIO command IO\_SEND\_OP\_COND (CMD5) is sent, the CCRCFAIL bit of the SDIO\_STA register is set.

#### Workaround

The CCRCFAIL bit in the SDIO\_STA register shall be ignored by the software. CCRCFAIL must be cleared by setting CCRCFAILC bit of the SDIO\_ICR register after reception of the response to the CMD5 command.

# 2.12.3 Data corruption in SDIO clock dephasing (NEGEDGE) mode

#### Description

When NEGEDGE bit is set to '1', it may lead to invalid data and command response read.

#### Workaround

None. A configuration with the NEGEDGE bit equal to '1' should not be used.

# 2.12.4 CE-ATA multiple write command and card busy signal management

#### **Description**

The CE-ATA card may inform the host that it is busy by driving the SDIO\_D0 line low, two cycles after the transfer of a write command (RW\_MULTIPLE\_REGISTER or RW\_MULTIPLE\_BLOCK). When the card is in a busy state, the host must not send any data until the BUSY signal is de-asserted (SDIO\_D0 released by the card).

This condition is not respected if the data state machine leaves the IDLE state (Write operation programmed and started, DTEN = 1, DTDIR = 0 in SDIO\_DCTRL register and TXFIFOE = 0 in SDIO\_STA register).

As a consequence, the write transfer fails and the data lines are corrupted.



#### Workaround

After sending the write command (RW\_MULTIPLE\_REGISTER or RW\_MULTIPLE\_BLOCK), the application must check that the card is not busy by polling the BSY bit of the ATA status register using the FAST\_IO (CMD39) command before enabling the data state machine.

# 2.12.5 No underrun detection with wrong data transmission

### **Description**

In case there is an ongoing data transfer from the SDIO host to the SD card and the hardware flow control is disabled (bit 14 of the SDIO\_CLKCR is not set), if an underrun condition occurs, the controller may transmit a corrupted data block (with wrong data word) without detecting the underrun condition when the clock frequencies have the following relationship:

[3 x period(PCLK2) + 3 x period(SDIOCLK)] >= (32 / (BusWidth)) x period(SDIO CK)

#### Workaround

Avoid the above-mentioned clock frequency relationship, by:

- Incrementing the APB frequency
- · or decreasing the transfer bandwidth
- or reducing SDIO\_CK frequency

# 2.13 ADC peripheral limitations

# 2.13.1 ADC sequencer modification during conversion

# **Description**

If an ADC conversion is started by software (writing the SWSTART bit), and if the ADC\_SQRx or ADC\_JSQRx registers are modified during the conversion, the current conversion is reset and the ADC does not restart a new conversion sequence automatically.

If an ADC conversion is started by hardware trigger, this limitation does not apply. The ADC restarts a new conversion sequence automatically.

# Workaround

When an ADC conversion sequence is started by software, a new conversion sequence can be restarted only by setting the SWSTART bit in the ADC\_CR2 register.

47/

# 2.14 DAC peripheral limitations

# 2.14.1 DMA underrun flag management

# **Description**

If the DMA is not fast enough to input the next digital data to the DAC, as a consequence, the same digital data is converted twice. In these conditions, the DMAUDR flag is set, which usually leads to disable the DMA data transfers. This is not the case: the DMA is not disabled by DMAUDR=1, and it keeps servicing the DAC.

#### Workaround

To disable the DAC DMA stream, reset the EN bit (corresponding to the DAC DMA stream) in the DMA SxCR register.

# 2.14.2 DMA request not automatically cleared by DMAEN=0

# **Description**

if the application wants to stop the current DMA-to-DAC transfer, the DMA request is not automatically cleared by DMAEN=0, or by DACEN=0.

If the application stops the DAC operation while the DMA request is high, the DMA request will be pending while the DAC is reinitialized and restarted; with the risk that a spurious unwanted DMA request is serviced as soon as the DAC is re-enabled.

#### Workaround

To stop the current DMA-to-DAC transfer and restart, the following sequence should be applied:

- 1. Check if DMAUDR is set.
- 2. Clear the DAC/DMAEN bit.
- 3. Clear the EN bit of the DAC DMA/Stream
- 4. Reconfigure by software the DAC, DMA, triggers etc.
- 5. Restart the application.

# 3 Revision history

Table 8. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11-Feb-2013 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 25-Feb-2013 | 2        | Document converted to new template. Added Section 2.11.4: Corruption of data read from the FMC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 26-Apr-2013 | 3        | Added Silicon revision Y. Removed the reference to 'Cortex-M4F' in the whole document. Updated Section 2.11.1: Dummy read cycles inserted when reading synchronous memories. Added Section 2.1.3: Wakeup sequence from Standby mode when using more than one wakeup source, Section 2.10.5: Successive write operations to the same register might not be fully taken into account and Section 2.8.3: FSMC NOR Flash/PSRAM controller asynchronous access on bank 2 to 4 when bank 1 is in synchronous mode (CBURSTRW bit is set). Removed limitation 2.10.3 SDIO clock divider BYPASS mode may not work properly. Updated Section 2.12.5: No underrun detection                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 19-Sep-2013 | 4        | with wrong data transmission.  Added Section 2.8.1: bxCAN time triggered communication mode not supported.  Added STM32F429xx and STM32F439xx devices. Removed FSMC limitations.  Added Section 2.4.5: Both SDA and SCL maximum rise time (tr) violated when VDD_I2C bus higher than ((VDD+0.3) / 0.7) V.  Updated Section 2.11.5: Interruption of CPU read burst access to an end of SDRAM row.  Added Section 2.11.1: Dummy read cycles inserted when reading synchronous memories, Section 2.11.2: FMC synchronous mode and NWAIT signal disabled, Section 2.11.3: Read access to a non-initialized FMC_SDRAM bank, Section 2.11.4: Corruption of data read from the FMC, Section 2.11.5: Interruption of CPU read burst access to an end of SDRAM row, Section 2.11.6: FMC NOR/PSRAM controller: asynchronous read access on bank 2 to 4 returns wrong data when bank 1 is in synchronous mode (BURSTEN bit is set) and Section 2.11.7: FMC dynamic and static bank switching.  Added Figure 1: TFBGA216 top package view, Figure 2: WLCSP143 top package view, and Figure 3: LQFP208 top package view. |
| 23-Sep-2013 | 5        | Updated workaround in Section 2.11.6: FMC NOR/PSRAM controller: asynchronous read access on bank 2 to 4 returns wrong data when bank 1 is in synchronous mode (BURSTEN bit is set).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



Table 8. Document revision history (continued)

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 09-Jan-2014 | 6        | Added silicon revision 1.  Added STM32F429xE, STM32F427Ax, STM32F437Ax, STM32F429Ax, and STM32F439Ax part numbers.  Removed mention of limitation fix in Section 2.1.8: Over-drive and Under-drive modes unavailability, Section 2.11.4: Corruption of data read from the FMC and Section 2.11.6: FMC NOR/PSRAM controller: asynchronous read access on bank 2 to 4 returns wrong data when bank 1 is in synchronous mode (BURSTEN bit is set).  Updated Section 2.11.7: FMC dynamic and static bank switching to indicate the limitation will be fixed in next silicon revision. |
| 05-May-2014 | 7        | Added silicon revision 3.  Added Section 1.2: VDIV or VSQRT instructions might not complete correctly when very short ISRs are used.  Added Section 2.1.9: Operating voltage extension down to 1.7 V in the whole temperature range, Section 2.11.8: NAND/PCCard transaction and Wait timing, Section 2.11.9: Data corruption during burst read from FMC synchronous memory, and Section 2.11.10: Missed burst write transaction on multiplexed PSRAM.  Moved all device marking schematics to datasheets.                                                                        |
| 20-Jun-2014 | 8        | Added Section 2.1.10: PA12 GPIO limitations, Section 2.11.11: FMC NOR/PSRAM controller write protocol violation and Section 2.11.12: FMC NOR/PSRAM controller bank switch with different BUSTURN durations.                                                                                                                                                                                                                                                                                                                                                                       |



Table 8. Document revision history (continued)

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 03-Oct-2014 | 9        | Updated FMC NOR/PSRAM controller write protocol violation limitation and FMC synchronous mode and NWAIT signal disabled limitations in Table 4: Summary of silicon limitations.  Updated Section 2.1.10: PA12 GPIO limitations.  Added Section 2.8.1: bxCAN time triggered communication mode not supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 02-Nov-2016 | 10       | Added workaround in Section 2.1.6: Delay after an RCC peripheral clock enabling. Added Section 2.1.11: Data cache might be corrupted during Flash read-while-write operation.  Added RTC limitations:  - Section 2.3.1: Spurious tamper detection when disabling the tamper channel  - Section 2.3.2: Detection of a tamper event occurring before enabling the tamper detection is not supported in edge detection mode  - Section 2.3.3: RTC calendar registers are not locked properly.  Updated limitation description in Section 2.4.2: Start cannot be generated after a misplaced Stop.  Added Section 2.4.6: Spurious Bus Error detection in Master mode.  Added SPI limitations:  - Section 2.5.1: Wrong CRC calculation when the polynomial is even  - Section 2.5.2: Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback  - Section 2.5.3: Wrong CRC transmitted in Master mode with delayed SCK feedback  - Section 2.5.4: BSY bit may stay high at the end of a data transfer in Slave mode  Added Section 2.6.2: Corrupted last bit of data and/or CRC, received in Master mode with delayed SCK feedback in Section 2.6: I2S peripheral limitations.  Added FMC limitations: Section 2.11.13: Wrong data read from a |
|             |          | busy NAND memory and Section 2.11.14: Missed clocks with continuous clock feature enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics – All rights reserved

