# VSpGEMM: Exploiting Versal ACAP for High-Performance SpGEMM Acceleration

Kai Shi<sup>1</sup>, Zhe Lin<sup>2</sup>, Xinya Luan<sup>1</sup>, Jianwang Zhai<sup>1</sup> and Kang Zhao<sup>1</sup>

<sup>1</sup> Beijing University of Posts and Telecommunications
<sup>2</sup> Sun Yat-sen University











#### **Contents**

Introduction

Methodology

Evaluation

Conclusion





### Introduction









## **Backgroud**

- CPU
  - Precise control units
- GPU
  - Numberous parallel cores
- FPGA
  - Flexible on-chip logic gates
- High power consumption
- Low energy efficiency
- Limited hardware resources





#### **Versal ACAP**

- AIE (AI Engines):
  - VLIW & SIMD processors
  - Local Data Memory
  - AXI4-Stream Switch and DMA
- PL (Programmable Logic)
  - Reconfigurable Logics
  - Larger On-Chip Memory
  - Multiple IOs Between AIEs and PL
- PS (Processing System)
  - Arm processor
  - XRT Runtime control







## **SpGEMM**

V.S. GEMM



#### Features:

- Sparse: numerous zeros involved
   → Great inefficiency in computation
- Non-2D storage

   → Complicated indexing
- Irregular data access
  - → Imbalanced workload on computing

# Challenges Storage Formats

- Monolithic representation
- Multiple formats required
- Hard to utilize AIE vector unit







## Challenges

#### Workload distibutions for AIE

Communication Burden (AIE - PL)

High

Computation Overhead (AIE Array)

Low

One-phase method

- index
- value
- Temporary intermediate product
- Result matrix-C

Low

High

Two-phase method

- accumulation
  - index
  - value
- allocation
  - Result matrix-C



# Challenges

SpGEMM Algorithms

**Inner Product** 



Bad data reuse for AIE tile

Row-wise (Gustavson's method)



Irregular data access patterns

**Outer Product** 



Large intermediate products



## Methodology









#### Framework

- VSpGEMM consists of several components:
  - BCSX storage format
  - Multi-level tiling scheme
  - Hyprid workload partitioning method





# **Storage Format**BCSX

Composition of BCSX Block(0,0)Block(0,1)• Five descriptors: • BIAS, BMAJ, BROW, BCOL, BSTEP Block(1,1) Block(1,0)• Three arrays: **BIAS BMAJ BROW BCOL BSTEP** (16)val\* (0) (1) (1) (8) ptr7 (1) (6) idx1 idx2 idx3 idx4 idx5 idx0 idx6 (3) (5) (2) (5) (7) (1) val2 val3 val0 val4 val5 val6 **BCSX Storage Format** 6

# Storage Format BCSX

- Composition of BCSX
  - Five descriptors:
    - BIAS, BMAJ, BROW, BCOL, BSTEP
  - Three arrays:
    - ptr
    - idx\*
    - val\*

| Memory<br>Access<br>Storage<br>Format | Row<br>Major | Column<br>Major | Block-wise<br>Structrue | Vectorized<br>Loading |
|---------------------------------------|--------------|-----------------|-------------------------|-----------------------|
| CSR<br>CSC<br>BCSX                    | ✓<br>×<br>✓  | ×               | ×<br>×<br>√             | ×× ✓                  |

Features of BCSX

#### Row Major

| BIAS (16)   | BMAJ<br>(0) | BROW (1)    | BCOL (1)    | BSTEP (8)   |             |             |          |
|-------------|-------------|-------------|-------------|-------------|-------------|-------------|----------|
| ptr0 (1)    | ptr1 (1)    | ptr2 (3)    | ptr3 (3)    | ptr4 (4)    | ptr5 (5)    | ptr6 (6)    | ptr7 (7) |
| idx0<br>(1) | idx1 (3)    | idx2<br>(5) | idx3 (7)    | idx4<br>(2) | idx5<br>(5) | idx6<br>(1) |          |
| val0<br>(a) | vall<br>(b) | val2<br>(c) | val3<br>(d) | val4<br>(e) | val5<br>(f) | val6<br>(g) |          |

#### Column Major

| BIAS<br>(16) | BMAJ<br>(1) | BROW (1) | BCOL (1) | BSTEP (8) |          |             |          |
|--------------|-------------|----------|----------|-----------|----------|-------------|----------|
| ptr0<br>(0)  | ptr1 (2)    | ptr2 (3) | ptr3 (4) | ptr4 (4)  | ptr5 (6) | ptr6<br>(6) | ptr7 (7) |
| idx0         | idx1        | idx2     | idx3     | idx4      | idx5     | idx6        |          |
| (0)          | (7)         | (5)      | (2)      | (2)       | (6)      | (4)         |          |
| val0         | val1        | val2     | val3     | val4      | val5     | val6        |          |
| (a)          | (g)         | (e)      | (b)      | (c)       | (f)      | (d)         |          |





## **Storage Format**

#### SpGEMM Algorithm





- Outer product method under BCSX
  - Unify matrix A & B in same format
  - Reuse non-zeros of Matrix B



Input MatricesA: M × K

• B: K × N





PL-Level Tiling
 Sparse Matrices A and B in BCSX are split into Zone-tiles on PL.



Multi-Level Tiling Scheme



Zone-Level Tiling
 Each Zone-tile is mapped into whole AIE array for partially SpGEMM.



Multi-Level Tiling Scheme



Group-Level Tiling
 Group-tiles within a Zone-tile are further split to
 perform local SpGEMM.



Multi-Level Tiling Scheme



Block-Level Tiling
 Each Group-tile is then assigned to Block-tiles to execute SpGEMM that reuses input matrix blocks.



Multi-Level Tiling Scheme



Kernel-Level Tiling
 Perform inner-most SpGEMM with matrices in BCSX format, which denotes as a MAP unit.



Multi-Level Tiling Scheme



#### **Partition Scheme**

#### MAC-Partition & Hybrid Add-Partition

- MAC-Partition on AIEs
  - MUL-Engine(MUE) + ACC-Engine(ACE), neighboured data access between AIE Tiles.

- Hybrid ADD-Partition (ADP)
  - ADP on AIEs: chained DATs (Dense-acc tiles).
  - ADP on PL: Merge intermediate products in dense matrices with initial interval (II) = 1.
  - Offload the intermediate product merging workload both in AIE and PL, shrinking AIE-PL communication burden.



Multi-Level Tiling Scheme











#### **Experimental Settings**

- SpGEMM Datasets
  - SuiteSparse Matrix Collection
- Versal ACAP Device
  - VCK 190 Evalution Kit
  - PL: 250 MHz, AIE: 1.25 GHz
- Software Tools
  - Vitis 2024.1
  - CUDA 12.6
- GPU Device
  - NVIDIA RTX 4090



#### Baseline

- GEMM on Versal
  - CHARM [TRETS' 2024]

- SpGEMM on GPU
   cuSPARSE [CUDA Libraries]



#### Performance results of VSpGEMM

Both CHARM and VSpGEMM are implemented in INT16 datatype.

Average Speedup:

V.S. CHARM: 2.65×

Table: Throughput of VSpGEMM

|                     | <b>D</b> atasets |      |           | CHARM |                   | V         |       |                   |         |
|---------------------|------------------|------|-----------|-------|-------------------|-----------|-------|-------------------|---------|
| Benchmark (ID-Name) | $M \times N$     | NNZ  | AIE Tiles | PLIOs | Throughput (GOPS) | AIE Tiles | PLIOs | Throughput (GOPS) | Speedup |
| 2397_football       | 115 × 115        | 663  | 144       | 64    | 26.53             | 58        | 12    | 46.64             | 1.76 ×  |
| 1945-TF11           | $216 \times 236$ | 1607 | 144       | 64    | 179.59            | 176       | 32    | 435.65            | 2.42 ×  |
| 1982-GL6_D_10       | $163 \times 341$ | 2053 | 144       | 64    | 147.28            | 264       | 44    | 568.01            | 3.85 ×  |
| 2209-Trefethen_500  | $500 \times 500$ | 4489 | 198       | 146   | 339.17            | 176       | 32    | 1204.4            | 3.55 ×  |
| 2210-Trefethen_700  | $700 \times 700$ | 6677 | 192       | 96    | 1219.9            | 264       | 44    | 2055.5            | 1.68 ×  |



#### Energy Efficiency results of VSpGEMM

Both CHARM and VSpGEMM are implemented in INT16 datatype, cuSPARSE is implemented in FP32 datatype.

#### Average energy efficiency gain:

V.S. cuSPARSE: 33.62×

V.S. CHARM: 2.74×

Table: Latency, power and energy efficiency of VSpGEMM

| Benchmark          | cuSPARSE |       |          |         | CHARM | [        | V       | SpGEMM (C | EE. Gain |          |               |
|--------------------|----------|-------|----------|---------|-------|----------|---------|-----------|----------|----------|---------------|
| (ID-Name)          | Latency  | Power | EE.      | Latency | Power | EE.      | Latency | Power     | EE.      | V.S.     | V.S.          |
| (ID-Name)          | (ms)     | (W)   | (GOPS/W) | (ms)    | (W)   | (GOPS/W) | (ms)    | (W)       | (GOPS/W) | cuSPARSE | CHARM         |
| 2397_football      | 39.21    | 89    | 0.08     | 0.36    | 22.28 | 1.19     | 0.21    | 15.45     | 3.02     | 37.75×   | $2.54 \times$ |
| 1945-TF11          | 28.60    | 90    | 0.21     | 0.36    | 23.26 | 7.72     | 0.26    | 24.20     | 18.00    | 85.71×   | $2.33 \times$ |
| 1982-GL6_D_10      | 24.81    | 89    | 1.50     | 0.36    | 22.41 | 6.57     | 0.26    | 28.19     | 20.15    | 13.45×   | $3.07 \times$ |
| 2209-Trefethen_500 | 25.67    | 92    | 2.58     | 0.55    | 28.23 | 12.01    | 0.46    | 25.38     | 47.45    | 18.38×   | $3.95 \times$ |
| 2210-Trefethen_700 | 25.91    | 95    | 5.61     | 0.67    | 31.08 | 39.25    | 0.64    | 28.64     | 71.77    | 12.79×   | 1.83×         |



#### Energy Efficiency results of VSpGEMM

Experiments for VSpGEMM V.S. CHARM are implemented in INT16 datatype, and VSpGEMM V.S. cuSPARSE are implemented in FP32 datatype.

Average energy efficiency gain:

V.S. cuSPARSE: 31.07×

Table: Latency, power and energy efficiency of VSpGEMM

| Benchmark          | cuSPARSE |       |          | VSpGEMM (Ours, FP32) |       |          | CHARM   |       |          | VSpGEMM (Ours, INT16) |       |          | EE. Gain      |               |
|--------------------|----------|-------|----------|----------------------|-------|----------|---------|-------|----------|-----------------------|-------|----------|---------------|---------------|
| (ID-Name)          | Latency  | Power | EE.      | Latency              | Power | EE.      | Latency | Power | EE.      | Latency               | Power | EE.      | V.S.          | V.S.          |
| (ID-Name)          | (ms)     | (W)   | (GOPS/W) | (ms)                 | (W)   | (GOPS/W) | (ms)    | (W)   | (GOPS/W) | (ms)                  | (W)   | (GOPS/W) | cuSPARSE      | CHARM         |
| 2397_football      | 39.21    | 89    | 0.08     | 0.21                 | 16.95 | 5.71     | 0.36    | 22.28 | 1.19     | 0.21                  | 15.45 | 3.02     | 71.38×        | $2.54 \times$ |
| 1945-TF11          | 28.60    | 90    | 0.21     | 0.32                 | 24.39 | 11.74    | 0.36    | 23.26 | 7.72     | 0.26                  | 24.20 | 18.00    | 55.90×        | $2.33 \times$ |
| 1982-GL6_D_10      | 24.81    | 89    | 1.50     | 0.32                 | 29.29 | 12.08    | 0.36    | 22.41 | 6.57     | 0.26                  | 28.19 | 20.15    | $8.05 \times$ | $3.07 \times$ |
| 2209-Trefethen_500 | 25.67    | 92    | 2.58     | 0.65                 | 25.71 | 23.23    | 0.55    | 28.23 | 12.01    | 0.46                  | 25.38 | 47.45    | $8.62 \times$ | $3.95 \times$ |
| 2210-Trefethen_700 | 25.91    | 95    | 5.61     | 1.10                 | 32.10 | 30.28    | 0.67    | 31.08 | 39.25    | 0.64                  | 28.64 | 71.77    | 5.40×         | 1.83×         |



## Conclusion









#### Conclusion

- A new **compressed storage format, BCSX**, which enables **fixed-pattern data accesses**, preserves **high data locality**, and supports **data preloading**.
- A **multi-level tiling scheme** to hierarchically distribute the computation of SpGEMM to multiple AIEs while enhancing **data reuse** during computation.
- A hybrid workload partitioning method that efficiently allocates the intermediate product merging
  operations to AIEs and PL, ensuring minimal communication overhead.
- The first attempt to optimize SpGEMM on Versal ACAP, finally achieving a **2.65×** speedup over CHARM on Versal and a **33.62×** energy efficiency gain against cuSPARSE on the RTX 4090 GPU.





