

## **Unit Guide**

ECE2072 Digital systems

Semester 2, 2017

# Table of contents

| Unit handbook information                                        | 4  |
|------------------------------------------------------------------|----|
| Synopsis                                                         | 4  |
| Mode of delivery                                                 | 4  |
| Workload requirements                                            | 4  |
| Unit relationships                                               | 4  |
| Prerequisites                                                    | 4  |
| Prohibitions                                                     | 4  |
| Co-requisites                                                    | 4  |
| Chief Examiner(s)                                                | 4  |
| Unit Coordinator(s)                                              | 4  |
| Clayton/Malaysia staff contact details                           | 5  |
| Clayton campus                                                   | 5  |
| Malaysia campus                                                  | 5  |
| Section A: For Clayton students                                  | 6  |
| Engineers Australia Stage 1 competencies                         | 6  |
| Element of competency                                            | 6  |
| Indicators of attainment                                         | 6  |
| Learning outcomes                                                | 6  |
| Teaching and learning method                                     | 10 |
| Learning outcomes                                                | 10 |
| Your feedback to us                                              | 10 |
| Previous student evaluations of this unit                        | 10 |
| Unit schedule - Clayton campus                                   | 11 |
| Assessment requirements                                          | 13 |
| Assessment summary                                               | 13 |
| Assessment tasks                                                 | 14 |
| Examination(s)                                                   | 16 |
| Section B: For Malaysia students                                 | 17 |
| Academic Overview                                                | 18 |
| Teaching and learning method                                     | 19 |
| Learning outcomes                                                | 20 |
| OBE requirements to learning outcomes (LOs)                      | 20 |
| Relationship between unit learning outcomes and program outcomes | 21 |
| Your feedback to us                                              | 21 |
| Previous student evaluations of this unit                        | 21 |

| Unit schedule - Malaysia campus                                  | 23 |
|------------------------------------------------------------------|----|
| Assessment Summary                                               | 25 |
| Relationship between Assessments and OBE Learning Outcomes (LOs) | 26 |
| Relationship between Assessments and Complex Problems/Activities | 27 |
| Assessment requirements                                          | 28 |
| Assessment tasks                                                 | 28 |
| Examination(s)                                                   | 29 |
| Section C: All students                                          | 31 |
| Extensions and penalties                                         | 31 |
| Returning assignments                                            | 31 |
| Plagiarism and collusion                                         | 31 |
| Referencing requirements                                         | 31 |
| Assignment submission                                            | 31 |
| Feedback to you                                                  | 32 |
| Learning resources                                               | 32 |
| Required resources                                               | 32 |
| Other information                                                | 32 |
| Policies                                                         | 32 |
| Graduate Attributes Policy                                       | 33 |
| Student Charter                                                  | 33 |
| Student Services                                                 | 33 |
| Monash University Library                                        | 33 |
| Disability Support Services                                      | 33 |

### Unit handbook information

### **Synopsis**

This unit introduces the student to modern logic design techniques, hardware used and common representations. Topics include two and multi-level combinational logic, decoders, multiplexers, arithmetic circuits, programmable and steering logic, flip-flops, registers, counters, RAM and ROM. Using this hardware the design component will include finite state machine design and applications to computer data path control. This will incorporate simple analogue and digital I/O interfacing. Programmable logic devices will be covered, and the use of a hardware description language for describing, synthesising and testing digital logic. Laboratories cover logic design, implementation, and testing.

### Mode of delivery

Clayton (Day) Malaysia (Day)

### Workload requirements

3 hours lectures, 3 hours laboratory and practice classes and 6 hours of private study per week

# Unit relationships

### **Prerequisites**

24 credit points from the Faculty of Engineering or the Faculty of Information Technology

### **Prohibitions**

ECE2701, TEC2172, TRC2300

### Co-requisites

None

### Chief Examiner(s)

**Professor Manos Varvarigos** 

## **Unit Coordinator(s)**

Name: Assoc Professor Lindsay Kleeman Email: Lindsay.Kleeman@monash.edu

### Clayton/Malaysia staff contact details

| Clayton campus     |                                                                                                                                                                                                                                                                                                       |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Campus Coordinator | Name: Assoc Professor Lindsay Kleeman Email: Lindsay.Kleeman@monash.edu Building: 36, Room: G16 Consultation hours: By appointment by email.                                                                                                                                                          |
| Lecturer(s)        | Name: Professor Manos Varvarigos Email: Manos.Varvarigos@monash.edu Building: , Room: Consultation hours: By email appointment for weeks 1-6.  Name: Assoc Professor Lindsay Kleeman Email: Lindsay.Kleeman@monash.edu Building: 36, Room: G16 Consultation hours: Email for appointments weeks 7-12. |

| Malaysia campus                                                                                                                                                                    |                                                                                                                                                                            |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Campus Coordinator  Name: Mr Nader Kamrani Email: nader.kamrani@monash.edu Building: 2, Room: 415 Consultation hours: Tuesday 1:00 to 3:00, Wed 10:00 to 12:00 or with appointment |                                                                                                                                                                            |  |  |
| Lecturer(s)                                                                                                                                                                        | Name: Mr Nader Kamrani<br>Email: nader.kamrani@monash.edu<br>Building: 2, Room: 415<br>Consultation hours: Tuesday 1:00 to 3:00, Wed 10:00 to 12:00 or with<br>appointment |  |  |

This unit introduces the student to modern logic design techniques, hardware used and common representations. Topics include two and multi-level combinational logic, decoders, multiplexers, arithmetic circuits, programmable and steering logic, flip-flops, registers, counters, RAM and ROM. Using this hardware the design component will include finite state machine design and applications to computer data path control. This will incorporate simple analogue and digital I/O interfacing.

Programmable logic devices will be covered, and the use of a hardware description language for describing, synthesizing and testing digital logic. Laboratories cover logic design, implementation, and testing.

# Section A: For Clayton students

# Academic Overview Engineers Australia Stage 1 competencies

The Engineers Australia Policy on Accreditation of Professional Engineering Programs requires that all programs ensure that their engineering graduates develop to a substantial degree the stage 1 competencies. Listed below are the activities in this unit that will help you to achieve these competencies.

Note: that not all stage 1 competencies are relevant to each unit.

| Element of competency                                                                                                                                                                                                                                                                              | Indicators of attainment                                                                                                                                                                                                                                                                          | Learning outcomes |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|
| 1 Knowledge and skill base                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                   |                   |
| 1.1 Engages with the engineering discipline at a phenomenological level, applying sciences and engineering fundamentals to systematic investigation, interpretation, analysis and innovative solution of complex problems and broader aspects of engineering practice.                             | a) Engages with the engineering discipline at a phenomenological level, applying sciences and engineering fundamentals to systematic investigation, interpretation, analysis and innovative solution of complex problems and broader aspects of engineering practice.                             | 1,2,3,4,5,6       |
| 1.2 Develops and fluently applies relevant investigation analysis, interpretation, assessment, characterisation, prediction, evaluation, modelling, decision making, measurement, evaluation, knowledge management and communication tools and techniques pertinent to the engineering discipline. | a) Develops and fluently applies relevant investigation analysis, interpretation, assessment, characterisation, prediction, evaluation, modelling, decision making, measurement, evaluation, knowledge management and communication tools and techniques pertinent to the engineering discipline. | 1,2,3,4,5,6       |
| 1.3 In-depth understanding of specialist bodies of knowledge within the engineering discipline.                                                                                                                                                                                                    | a) Proficiently applies advanced technical knowledge and skills in at least one specialist practice domain of the engineering discipline.                                                                                                                                                         | 1,2,3,4,5,6       |
| <b>1.4</b> Discernment of knowledge development and research directions within the engineering discipline.                                                                                                                                                                                         | a) Identifies and critically appraises current developments, advanced technologies, emerging issues and interdisciplinary linkages in at least one specialist practice domain of the engineering discipline.                                                                                      | 3,4,6             |

|                                                                                                                       | ·                                                                                                                                                                                                                                                                            |       |
|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| <b>1.5</b> Identifies and applies systematic principles of engineering design relevant to the engineering discipline. | a) Identifies and applies systematic principles of engineering design relevant to the engineering discipline.                                                                                                                                                                | 3,4   |
|                                                                                                                       | c) Appreciates the issues associated with international engineering practice and global operating contexts.                                                                                                                                                                  | 3,4   |
| 2. Engineering application ability                                                                                    |                                                                                                                                                                                                                                                                              |       |
| 2.1 Application of established engineering methods to complex engineering problem solving.                            | a) Identifies, discerns and characterises salient issues, determines and analyses causes and effects, justifies and applies appropriate simplifying assumptions, predicts performance and behaviour, synthesises solution strategies and develops substantiated conclusions. | 3,4   |
|                                                                                                                       | c) Competently addresses engineering problems involving uncertainty, ambiguity, imprecise information and wide-ranging and sometimes conflicting technical and non-technical factors.                                                                                        | 3,4   |
|                                                                                                                       | e) Partitions problems, processes or systems into manageable elements for the purposes of analysis, modelling or design and then recombines to form a whole, with the integrity and performance of the overall system as the paramount consideration.                        | 3,4   |
|                                                                                                                       | f) Conceptualises alternative engineering approaches and evaluates potential outcomes against appropriate criteria to justify an optimal solution choice.                                                                                                                    | 3,4   |
| 2.2 Fluent application of engineering techniques, tools and resources.                                                | a) Proficiently identifies, selects and applies the materials, components, devices, systems, processes, resources, plant and equipment relevant to the engineering discipline.                                                                                               | 3,4   |
|                                                                                                                       | b) Constructs or selects and applies from a qualitative description of a phenomenon, process, system, component or device a mathematical, physical or computational model based on fundamental scientific principles and justifiable simplifying assumptions.                | 3,4,5 |

|                                                                           |                                                                                                                                                                                                                                        | 1       |
|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|                                                                           | c) Determines properties, performance, safe working limits, failure modes, and other inherent parameters of materials, components and systems relevant to the engineering discipline.                                                  | 3,4,5,6 |
|                                                                           | d) Applies a wide range of engineering tools for analysis, simulation, visualisation, synthesis and design, including assessing the accuracy and limitations of such tools, and validation of their results.                           | 3,4,5,6 |
|                                                                           | e) Applies formal systems engineering methods to address the planning and execution of complex, problem solving and engineering projects.                                                                                              | 3,4,5   |
|                                                                           | f) Designs and conducts experiments, analyses and interprets result data and formulates reliable conclusions.                                                                                                                          | 3,4,5   |
|                                                                           | g) Analyses sources of error in applied models and experiments; eliminates, minimises or compensates for such errors; quantifies significance of errors to any conclusions drawn.                                                      | 6       |
|                                                                           | h) Safely applies laboratory, test and experimental procedures appropriate to the engineering discipline.                                                                                                                              | 3,4     |
|                                                                           | i) Understands the need for systematic management of the acquisition, commissioning, operation, upgrade, monitoring and maintenance of engineering plant, facilities, equipment and systems.                                           | 3,4     |
|                                                                           | j) Understands the role of quality management systems, tools and processes within a culture of continuous improvement                                                                                                                  | 3,4     |
| 2.3 Application of systematic engineering synthesis and design processes. | a) Proficiently applies technical knowledge and open ended problem solving skills as well as appropriate tools and resources to design components, elements, systems, plant, facilities and/or processes to satisfy user requirements. | 3,4,5   |

|                                                                                                        | b) Addresses broad contextual constraints such as social, cultural, environmental, commercial, legal political and human factors, as well as health, safety and sustainability imperatives as an integral part of the design process.         | 3,4,5 |
|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
|                                                                                                        | c) Executes and leads a whole systems design cycle approach.                                                                                                                                                                                  | 3,4,5 |
|                                                                                                        | d) Is aware of the accountabilities of the professional engineer in relation to the 'design authority' role.                                                                                                                                  | 3,4,5 |
| <b>2.4</b> Application of systematic approaches to the conduct and management of engineering projects. | a) Contributes to and/or manages complex engineering project activity, as a member and/or as the leader of an engineering team.                                                                                                               | 3,4,5 |
| 3. Professional and personal attributes                                                                |                                                                                                                                                                                                                                               |       |
| <b>3.1</b> Ethical conduct and professional accountability.                                            | b) Understands the need for due-<br>diligence in certification, compliance<br>and risk management processes.                                                                                                                                  | 3,4,5 |
|                                                                                                        | d) Is aware of the fundamental principles of intellectual property rights and protection.                                                                                                                                                     | 3,4,5 |
| <b>3.3</b> Creative, innovative and proactive demeanour.                                               | a) Applies creative approaches to identify and develop alternative concepts, solutions and procedures, appropriately challenges engineering practices from technical and nontechnical viewpoints; identifies new technological opportunities. | 3,4,5 |
| <b>3.5</b> Orderly management of self, and professional conduct.                                       | a) Demonstrates commitment to critical self-review and performance evaluation against appropriatecriteria as a primary means of tracking personal development needs and achievements.                                                         | 3,4,5 |
|                                                                                                        | c) Demonstrates commitment to life-<br>long learning and professional<br>development.                                                                                                                                                         | 3,4,5 |
|                                                                                                        | d) Manages time and processes effectively, prioritises competing demands to achieve personal,career and organisational goals and objectives.                                                                                                  | 3,4,5 |
|                                                                                                        | e) Thinks critically and applies an appropriate balance of logic and intellectual criteria to analysis, judgement and decision making.                                                                                                        | 3,4,5 |

| <b>3.6</b> Effective team membership and team leadership. | c) Earns the trust and confidence of colleagues through competent and timely completion of tasks. | 3,4,5 |
|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------|
|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------|

### Teaching and learning method

The unit employs many teaching approaches. The lectures are used to address common learning objectives of all students and provide opportunities for class discussion with questions encouraged. The lecturer will often ask students questions and all students are expected to participate in an interactive experience. Individual feedback is provided in tutorials run where students are set problems and their progress monitored. Detailed discussion and review of lecture material is also provided in tutorials in an informal and enjoyable learning atmosphere that caters for different learning styles. The tutorials provide students the opportunity to ask questions about lecture and lab material as well as receiving help to achieve their full potential. Laboratories are intended to provide students with a real world experience of designing, implementing and testing their ideas in a practical setting. The reward of achieving a working robust solution is the goal. Lab demonstrators will assist students in achieving this goal in the lab. Online formative quizzes in Moodle are provided so that students can gauge their understanding of digital logic and improving their understanding.

### Learning outcomes

On successful completion of this unit, students will be able to:

- 1. Apply different techniques such as K-map and Quine McCluskey, to minimise logic expressions and implement them using primitive logical gates.
- 2. Analyse the operation of latches, flip-flops, multiplexors, decoders, counters, registers and use them in implementing complex digital systems.
- 3. Design and build complex digital systems using programmable logic devices such as PLAs, PALs and FPGAs.
- 4. Use a Hardware Description Language and Computer Aided Design Tools to synthesise and simulate logic circuits in a clear, consistent and efficient manner.
- 5. Analyse and design finite state sequential Mealy and Moore machines and implement them using different technologies.
- 6. Define time delays of digital logic elements and explain timing constraints necessary for correct operation of synchronous logic.

### Your feedback to us

One of the formal ways students have to provide feedback on teaching and their learning experience is through the Student Evaluation of Teaching and Units (SETU) survey. The feedback is anonymous and provides the Faculty with evidence of aspects that students are satisfied with and areas for improvement.

### Previous student evaluations of this unit

In response to previous SETU results of this unit, the following changes have been made:

The lab assessment has increased to 20% of the final mark since they are a very important tool for learning digital design. The exam weighting has decreased to 60% and is 2 hours in line with university practice.

To enhance engagement and attendance, short voluntary quizzes will be run in lectures using your phones, tablets or laptops.

Student feedback has highlighted the following strength(s) in this unit:

- engaging tutorials and lectures,
- · interesting and challenging laboratory exercises
- extensive online resources.

If you wish to view how previous students rated this unit, please go to: https://unitevaluations.connect.monash.edu.au/unitevaluations/index.jsp

# Unit schedule - Clayton campus

| Week | Activities: Lectures                                                                                                                                                                                          | Tutorial                                    | Laboratory                     | Assessment                                   |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------------|----------------------------------------------|
| 0    |                                                                                                                                                                                                               |                                             |                                | No formal assessment is undertaken in week 0 |
| 1    | 1. Brief introduction and overview of design, digital hardware and representations. 2. Two level combinational logic functions, specification, don't cares 3. Canonical forms and simplification using K-maps | No Tut                                      | No Lab                         |                                              |
| 2    | 4. Further two level logic simplification _ Quine-McCluskey 5. Espresso 6. Bubble matching design approach to NAND/NAND and NOR /NOR implementation                                                           | Sheet 1:<br>Boolean<br>Algebra and<br>Gates | Dig1<br>Combinational<br>Logic | Dig1 prelim                                  |
| 3    | 7. Multi-level combinational logic,                                                                                                                                                                           | Boolean<br>Simplification.                  | Dig2                           | Dig2 prelim                                  |

|   | NAND/NOR conversions 8. time response of combinational networks and hazards. 9. Introduction to latches and flip-flops                                                                                                      |                                                                            | Combinational logic and latches                 |                                          |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------|------------------------------------------|
| 4 | 10. HDL overview. 11. Introduction to data flow design style: 12. Continuous assignment statements for combinational logic design.                                                                                          | Sheet 2:<br>Logic<br>minimisatoin<br>with K-maps<br>and Quine<br>McCluskey | Dig3<br>Introduction to<br>Verilog and<br>FPGAs | Dig3 prelim                              |
| 5 | 13. Programmable Logic _ programmable arrays, 14. ROMs, multiplexers, decoders. 15. Introduction to FPGAs.                                                                                                                  | Hazards and time response.                                                 | Dig4 Switches<br>and Lights                     | Dig4 prelim quiz                         |
| 6 | 16. Case studies of combination design, including HDL egs. 17. Arithmetic logic design _ number representations, addition/subtraction, ALU design, combinational multiplier. 18. HDL simulation techniques and test benches | Sheet 3: Non gate logic.                                                   | Dig5 Numbers<br>and Displays                    | Dig5 prelim quiz                         |
| 7 | 19. Introduction to sequential logic. 20. Flip-flops and latches, registers, counters and RAM. 21. Finite State Machine Optimization_state minimization                                                                     | Sheet 3 cont_d                                                             | Dig5 (cont'd)<br>Numbers and<br>Displays        |                                          |
| 8 | 22. Mid-semester test. 23. State assignment 24. Finite State Machine Design _ State representation, Mealy and Moore representations, examples.                                                                              | Sheet 4: Flip-<br>flops and<br>sequential<br>logic                         | Dig6 Flip-flops<br>and Counters                 | Mid Semester Test<br>Dig6 written prelim |
| 9 |                                                                                                                                                                                                                             | Sheet 4<br>Cont_d                                                          | Dig7 Finite<br>State Machines                   | Dig7 prelim quiz                         |

|    | 25. Introduction to HDL sequential design style _ processes and examples. 26. HDL coding of FSMs 27. Finite State Machine Implementation _ programmable logic, use of counters |                                                                                                                                         |                                      |                                                |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------|
| 10 | 28. Sequential logic case studies, 29. timing methodologies 30. HDL examples of adder, multiplier, ALU and datapaths.                                                          | Sheet 5:<br>Counters and<br>FSM                                                                                                         | D7 FSM<br>(cont_d)                   |                                                |
| 11 | 31. Computer data path control 32. Computer data path control (cont_d). 33. Simple analogue and digital I/O interfacing                                                        | Sheet 5<br>(cont_d)                                                                                                                     | Dig8 Computer<br>Datapath<br>Design. | Dig8 prelim quiz                               |
| 12 | 34. Timing constraints. 35. Metastability, self- timed circuit concepts. 36. Tri-state and open collector outputs                                                              | Sheet 6 FSMs                                                                                                                            | Dig8 cont.                           | Assignment                                     |
|    | SWOT VAC                                                                                                                                                                       |                                                                                                                                         |                                      | No formal assessment is undertaken in SWOT VAC |
|    | Examination period                                                                                                                                                             | LINK to Assessment Policy: www.policy. monash.edu /policybank /academic /education/ assessment /assessment- in- coursework- policy.html |                                      |                                                |

# Assessment requirements

# Assessment summary

Continuous assessment: 40% Examination (2 hours): 60%

Students are required to achieve at least 45% in the total continuous assessment component (assignments, tests, mid-semester exams, laboratory reports) and at least 45% in the final examination component and an overall mark of 50% to achieve a pass grade in the unit. Students failing to achieve this requirement will be given a maximum of 45% in the unit.

| Assessment task          | Value | Due date                                                                                                    |
|--------------------------|-------|-------------------------------------------------------------------------------------------------------------|
| Laboratory<br>Completion | 20%   | Before lab session for prelim work. Lab work is assessed at the end of the corresponding session Dig1-Dig8. |
| Mid -<br>semester test   | 10%   | Week 8                                                                                                      |
| Assignment               | 10%   | Week 12 - further details on Moodle.                                                                        |
| Examination              | 60%   | To be advised                                                                                               |

### Assessment tasks

Assessment title: Laboratory Completion

Mode of delivery: Lab exercises are available via Moodle.

**Details of task:** Students need to complete laboratory preliminary Moodle quizzes or written exercises BEFORE the scheduled lab and these will be assessed online or in the lab and count half of the lab mark. The remaining half is based on completing laboratory sections and checking by the demonstrators in the lab. The lab marks will be available on Moodle as each lab is completed.

Release dates (where applicable): All labs are available on Moodle from the start of semester. Word limit (where applicable): N/A

**Due date:** Before lab session for prelim work. Lab work is assessed at the end of the corresponding session Dig1-Dig8.

**Value:** 20%

**Presentation requirements:** Completion of written preliminary work for labs Dig1, Dig2 and Dig6. The remaining preliminary work for labs Dig3,4,5,7,8 requires completion of Moodle online quizzes BEFORE the start of the lab. During the laboratory sessions students should bring a print out of the lab notes so that the lab demonstrators can sign completed work and students can write in answers to questions posed in the notes. Student should also keep notes of their work during the lab. Each student is responsible for ensuring the demonstrators enter their lab mark using a Moodle quiz before students leave the lab.

#### Hurdle requirements (where applicable): N/A

**Individual assessment in group tasks (where applicable):** Preliminary work is assessed individually. The labs are then completed in groups of two students.

**Criteria for marking:** Written preliminary work in labs Dig1, Dig2 and Dig6 are assessed by a demonstrator and other labs are assessed by Moodle quizzes. A lab section is marked off only when the lab requirements are met as assessed by a lab demonstrator and questions posed in the lab notes or asked by a demonstrator are answered correctly.

Labs and preliminary work are equally weighted. The labs that run over two weeks are weighted double those that run for one week. The final lab Dig8 is weighted double that of the other labs due to its importance in later years of your degree since lab Dig8 introduces students to the digital design of computers.

**Additional remarks:** A great deal of learning occurs in the lab in this unit and preparation for the labs will sometimes require all of the 6 hours of private study time per week. Effort put into the lab exercises will also help with your mid semester test, assignment and final exam.

Assessment title: Mid - semester test

**Mode of delivery:** A 50 minute written test based on the lecture, lab and tutorial work of the first 7 weeks of the semester. The test will be run during a lecture slot during week 8. The details will be announced on Moodle.

**Details of task:** Marked tests will be returned individually during the tutorials and each student can discuss their test papers.

Release dates (where applicable): Week 8

Word limit (where applicable): N/A

Due date: Week 8

**Value:** 10%

**Presentation requirements:** Hand written answers on the test paper.

Hurdle requirements (where applicable): N/A

**Individual assessment in group tasks (where applicable):** Tests must be completed individually under exam conditions with no help from others.

**Criteria for marking:** Marks will be awarded based on the correctness and completeness of answers to questions. Answers to the test will be posted on the unit webpage after the test.

**Additional remarks:** Examples of previous tests are on the unit website.

### Assessment title: Assignment

Mode of delivery: Moodle.

**Details of task:** The task will be to implement a solution to a digital logic design problem using the hardware description language Verilog. Individual submissions are required and may be required to be demonstrated in the laboratory. Plagiarism and collusion will be checked with software similarity tools that understand Verilog.

Release dates (where applicable): week 9

Word limit (where applicable): See assignment document on Moodle.

Due date: Week 12 - further details on Moodle.

**Value: 10%** 

**Presentation requirements:** Written submission uploaded to Moodle. Verilog code will be checked for plagiarism.

Hurdle requirements (where applicable): None.

**Individual assessment in group tasks (where applicable):** Individual assessment. **Do not share your code** with anyone else since this will be detected by plagiarism tools we use on your submission even if attempts are made to rename the code.

**Criteria for marking:** The marking rubric will be based on a set of functional criteria, good design practice, coding style and how well the design is documented.

**Additional remarks:** The ability to complete the assignment requires that students actively participate in the group lab exercises during the semester. Last year cases of plagiarism and

collusion resulted in students receiving a mark of 0 for the assignment and in some cases failed the unit.

## Examination(s)

**Exam title:** Examination

Weighting: 60% Length: 2 hours

Type (Open/closed book): Closed book

Hurdle requirements (where applicable): 45% must be achieved in the exam to pass the unit.

Electronic devices allowed: None.

**Remarks (where applicable):** Examples of previous exams are on the unit website linked from Moodle. Previous exam were 3 hours duration and this has changed to 2 hours this year due to university requirements and consequently the exam this year will not require as much time to complete as in previous years. However the format of the exam will be similar.

### Calculators NOT permitted

Calculators will not be allowed in the exam and are not required to answer the questions.

# Section B: For Malaysia students

## **Academic Overview**

### **Program Education Objectives**

The Electrical and Computer System Engineering engineering discipline expects to produce graduates, who are:

- 1. competent in Electrical and Computer System Engineering engineering
- 2. responsible and effective global citizens
- 3. leaders in their chosen profession or society at large.

### **Program Outcomes**

The Electrical and Computer System Engineering engineering discipline has developed a set of Program Outcomes (POs) for all of its graduates based on the competencies required by the Malaysian Engineering Accreditation Council.

| Program Outcomes (POs)                                                                                                                                                                                                                                                                                                    | Activities used in this unit to develop POs, achievement of Bloom's domains and complex problem solving                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PO1 Electrical and Computer System Engineering Engineering Knowledge: Apply knowledge of mathematics, natural science, engineering fundamentals and specialisation in Electrical and Computer System Engineering engineering to the solution of complex engineering problems                                              | Cognitive: Theoretical lecture material, prescribed texts and recommended reading. Designing different systems of complexities with diverse requirements as far as response time, cost, and power consumption.                                                                                                                                                                                                                                                                                                |
| PO2 <b>Problem Analysis:</b> Identify, formulate, survey research literature and analyse complex Electrical and Computer System Engineering engineering problems reaching substantiated conclusions using first principles of mathematics, natural sciences and engineering sciences                                      | Cognitive: Laboratory and tutorial exercises are used for the identifying problems from word descriptions. These are formulated into a formal specification of a logic function using several approaches such as the sum of products canonical form for a combinational circuit or the use of state diagrams for specifying a sequential logic circuit. Solutions are explored in tutorials and labs. These are implemented and tested in the laboratories using logic gates and flip-flops as well as FPGAs. |
| PO3 Design/Development of Solutions: Design solutions for complex Electrical and Computer System Engineering engineering problems and design systems, components or processes that meet specified needs.                                                                                                                  | Cognitive: Specification, design and testing techniques for combinational and sequential circuits using an FPGA and the Verilog Hardware Description language. Psychomotor: N/A                                                                                                                                                                                                                                                                                                                               |
| PO4 Research-based Investigation: Conduct investigations of complex Electrical and Computer System Engineering engineering problems using research-based knowledge and research methods including design of experiments, (analysis and interpretation of data, and synthesis of information to provide valid conclusions. | Cognitive: N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PO5 Modern Tool Usage: Create, select and apply appropriate techniques, resources, and                                                                                                                                                                                                                                    | Cognitive: N/A<br>Psychomotor: N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| Program Outcomes (POs)                                                                                                                                                                                                                                                                                                                         | Activities used in this unit to develop POs, achievement of Bloom's domains and complex problem solving |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| modern engineering and IT tools, including prediction and modelling, to complex Electrical and Computer System Engineering engineering problems, with an understanding of the limitations                                                                                                                                                      |                                                                                                         |
| PO6 Engineer and Society: Apply reasoning informed by contextual knowledge to assess societal, health, safety, legal and cultural issues and the consequent responsibilities relevant to professional engineering practice and solutions to complex Electrical and Computer System Engineering engineering problems                            | Affective: N/A                                                                                          |
| PO7 Environment and Sustainability: Understand and evaluate the sustainability and impact of professional engineering work in the solution of complex Electrical and Computer System Engineering engineering problems in environmental contexts.                                                                                               | Cognitive: N/A<br>Affective: N/A                                                                        |
| PO8 <b>Ethics</b> : Apply ethical principles and commit to professional ethics and responsibilities and norms of engineering practice.                                                                                                                                                                                                         | Affective: N/A                                                                                          |
| PO9 Communication: Communicate effectively on complex Electrical and Computer System Engineering engineering activities with the engineering community and with society at large, such as being able to comprehend and write effective reports and design documentation, make effective presentations, and give and receive clear instructions | Affective: N/A                                                                                          |
| PO10 Individual and Team work: Function effectively as an individual, and as a member or leader in diverse teams and in multidisciplinary settings                                                                                                                                                                                             | Affective: N/A                                                                                          |
| PO11 <b>Lifelong Learning:</b> Recognise the need for, and have the preparation and ability to engage in independent and life-long learning in the broadest context of technological change                                                                                                                                                    | Affective: N/A                                                                                          |
| PO12 Project Management and Finance: Demonstrate knowledge and understanding of engineering management principles and economic decision-making and apply these to manage projects                                                                                                                                                              | Cognitive: N/A<br>Affective: N/A                                                                        |

# Teaching and learning method

The unit employs many teaching approaches. The lectures are used to address common learning objectives of all students and provide opportunities for class discussion with questions encouraged. The lecturer will often ask students questions and all students are expected to participate in an interactive experience. Individual feedback is provided in tutorials run where students are set problems and their progress monitored. Detailed discussion and review of lecture material is also provided in tutorials in an informal and enjoyable learning atmosphere that caters for different learning styles. The tutorials provide students the opportunity to ask questions about lecture and lab material as well as receiving help to achieve their full potential. Laboratories are intended to provide students with a real world experience of designing, implementing and testing their ideas in a practical setting. The reward of achieving a working robust solution is the goal. Lab demonstrators will assist students in achieving this goal in the lab. Online formative quizzes in Moodle are provided so that students can gauge their understanding of digital logic and improving their understanding.

### Learning outcomes

On successful completion of this unit, students will be able to:

- 1. Apply different techniques such as K-map and Quine McCluskey, to minimise logic expressions and implement them using primitive logical gates.
- 2. Analyse the operation of latches, flip-flops, multiplexors, decoders, counters, registers and use them in implementing complex digital systems.
- 3. Design and build complex digital systems using programmable logic devices such as PLAs, PALs and FPGAs.
- 4. Use a Hardware Description Language and Computer Aided Design Tools to synthesise and simulate logic circuits in a clear, consistent and efficient manner.
- 5. Analyse and design finite state sequential Mealy and Moore machines and implement them using different technologies.
- 6. Define time delays of digital logic elements and explain timing constraints necessary for correct operation of synchronous logic.

### OBE requirements to learning outcomes (LOs)

| Learning Outcomes (LOs) for Outcome Based<br>Education (OBE) requirements                                                                            | Handbook Learning Outcomes (LOs)                                                                                                                     |
|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| LO1) Apply different techniques such as K-map and Quine McCluskey, to minimize logic expressions and implement them using primitive logical gates.   | LO1) Apply different techniques such as K-map and Quine McCluskey, to minimize logic expressions and implement them using primitive logical gates.   |
| LO2) Analyse the operation of latches, flip-flops, multiplexors, decoders, counters, registers and use them in implementing complex digital systems. | LO2) Analyse the operation of latches, flip-flops, multiplexors, decoders, counters, registers and use them in implementing complex digital systems. |
| LO3) Design and build complex digital systems using programmable logic devices such as PLAs, PALs and FPGAs.                                         | LO3) Design and build complex digital systems using programmable logic devices such as PLAs, PALs and FPGAs.                                         |

| Learning Outcomes (LOs) for Outcome Based<br>Education (OBE) requirements                                                                                       | Handbook Learning Outcomes (LOs)                                                                                                                                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LO4) Use a Hardware Description Language and Computer Aided Design Tools to synthesise and simulate logic circuits in a clear, consistent and efficient manner. | LO4) Use a Hardware Description Language and Computer Aided Design Tools to synthesise and simulate logic circuits in a clear, consistent and efficient manner. |
| LO5) Analyse and design finite state sequential Mealy and Moore machines and implement them using different technologies.                                       | LO5) Analyse and design finite state sequential Mealy and Moore machines and implement them using different technologies.                                       |
| LO6) Define time delays of digital logic elements and explain timing constraints necessary for correct operation of synchronous logic.                          | LO6) Define time delays of digital logic elements and explain timing constraints necessary for correct operation of synchronous logic.                          |

### Relationship between unit learning outcomes and program outcomes

| No. | PO1 | PO2 | PO3      | PO4 | PO5 | PO6 | P07 | PO8 | PO9 | PO10 | PO11 | PO12 |
|-----|-----|-----|----------|-----|-----|-----|-----|-----|-----|------|------|------|
| LO1 | √   |     |          |     |     |     |     |     |     |      |      |      |
| LO2 |     | √   |          |     |     |     |     |     |     |      |      |      |
| LO3 |     | √   |          |     |     |     |     |     |     |      |      |      |
| LO4 |     |     | √        |     |     |     |     |     |     |      |      |      |
| LO5 |     |     | <b>√</b> |     |     |     |     |     |     |      |      |      |
| LO6 |     |     | <b>√</b> |     |     |     |     |     |     |      |      |      |

### Your feedback to us

One of the formal ways students have to provide feedback on teaching and their learning experience is through the Student Evaluation of Teaching and Units (SETU) survey. The feedback is anonymous and provides the Faculty with evidence of aspects that students are satisfied with and areas for improvement.

### Previous student evaluations of this unit

In response to previous SETU results of this unit, the following changes have been made:

More introductory material on logic gates, truth tables and Karnaugh maps will be included.

Hardware description with Verilog will be enhanced with more examples and interactive class work. To enhance engagement and attendance in classes, short lecture and tutorial quizzes will be used and these will count towards the final mark.

Student feedback has highlighted the following strength(s) in this unit:

- engaging tutorials and lectures,
- interesting and challenging laboratory exercises
- extensive online resources.

If you wish to view how previous students rated this unit, please go to: https://emuapps.monash.edu.au/unitevaluations/index.jsp

# Unit schedule - Malaysia campus

| Week | Activities: Lectures                                                                                                                                                                                          | Tutorial                                                                   | Laboratory                                      | Assessment                                   |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------|
| 0    |                                                                                                                                                                                                               |                                                                            |                                                 | No formal assessment is undertaken in week 0 |
| 1    | 1. Brief introduction and overview of design, digital hardware and representations. 2. Two level combinational logic functions, specification, don't cares 3. Canonical forms and simplification using K-maps | No Tut                                                                     | No Lab                                          |                                              |
| 2    | 4. Further two level logic simplification _ Quine-McCluskey 5. Espresso 6. Bubble matching design approach to NAND/NAND and NOR /NOR implementation                                                           | Sheet 1:<br>Boolean<br>Algebra and<br>Gates                                | Dig1<br>Combinational<br>Logic                  | Dig1 prelim                                  |
| 3    | 7. Multi-level combinational logic, NAND/NOR conversions 8. time response of combinational networks and hazards. 9. Introduction to latches and flip-flops                                                    | Boolean<br>Simplification.                                                 | Dig2<br>Combinational<br>logic and<br>latches   | Dig2 prelim                                  |
| 4    | 10. HDL overview. 11. Introduction to data flow design style: 12. Continuous assignment statements for combinational logic design.                                                                            | Sheet 2:<br>Logic<br>minimisatoin<br>with K-maps<br>and Quine<br>McCluskey | Dig3<br>Introduction to<br>Verilog and<br>FPGAs | Dig3 prelim                                  |
| 5    | 13. Programmable Logic _ programmable arrays, 14. ROMs, multiplexers, decoders.                                                                                                                               | Hazards and time response.                                                 | Dig4 Switches<br>and Lights                     | Dig4 prelim quiz                             |

|    | 15. Introduction to                                                                                                                                                                                                                 |                                                    |                                          |                                          |
|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------|------------------------------------------|
| 6  | FPGAs.  16. Case studies of combination design, including HDL egs. 17. Arithmetic logic design _ number representations, addition/subtraction, ALU design, combinational multiplier. 18. HDL simulation techniques and test benches | Sheet 3: Non gate logic.                           | Dig5 Numbers<br>and Displays             | Dig5 prelim quiz                         |
| 7  | 19. Introduction to sequential logic. 20. Flip-flops and latches, registers, counters and RAM. 21. Finite State Machine Optimization_state minimization                                                                             | Sheet 3 cont_d                                     | Dig5 (cont'd)<br>Numbers and<br>Displays |                                          |
| 8  | 22. Mid-semester test. 23. State assignment 24. Finite State Machine Design State representation, Mealy and Moore representations, examples.                                                                                        | Sheet 4: Flip-<br>flops and<br>sequential<br>logic | Dig6 Flip-flops<br>and Counters          | Mid Semester Test<br>Dig6 written prelim |
| 9  | 25. Introduction to HDL sequential design style _ processes and examples. 26. HDL coding of FSMs 27. Finite State Machine Implementation _ programmable logic, use of counters                                                      | Sheet 4<br>Cont_d                                  | Dig7 Finite<br>State Machines            | Dig7 prelim quiz                         |
| 10 | 28. Sequential logic case studies, 29. timing methodologies 30. HDL examples of adder, multiplier, ALU and datapaths.                                                                                                               | Sheet 5:<br>Counters and<br>FSM                    | D7 FSM<br>(cont_d)                       |                                          |
| 11 | 31. Computer data path control 32. Computer data path control (cont_d).                                                                                                                                                             | Sheet 5<br>(cont_d)                                | Dig8 Computer<br>Datapath<br>Design.     | Dig8 prelim quiz                         |

|    | 33. Simple analogue<br>and digital I/O<br>interfacing                                                             |                                                                                                                                        |            |                                                |
|----|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------------------------------|
| 12 | 34. Timing constraints. 35. Metastability, self- timed circuit concepts. 36. Tri-state and open collector outputs | Sheet 6 FSMs                                                                                                                           | Dig8 cont. | Assignment                                     |
|    | SWOT VAC                                                                                                          |                                                                                                                                        |            | No formal assessment is undertaken in SWOT VAC |
|    | Examination period                                                                                                | LINK to Assessment Policy: www.policy. monash.edu /policybank /academic /education/ assessment /assessment in- coursework- policy.html |            |                                                |

### **Assessment Summary**

Continuous assessment: 40% Examination (2 hours): 60%

Students are required to achieve at least 45% in the total continuous assessment component (assignments, tests, mid-semester exams, laboratory reports) and at least 45% in the final examination component and an overall mark of 50% to achieve a pass grade in the unit. Students failing to achieve this requirement will be given a maximum of 45% in the unit.

| Assessment task                         | Value | Due date                                                                                                    |
|-----------------------------------------|-------|-------------------------------------------------------------------------------------------------------------|
| Laboratory Completion                   | 20%   | Before lab session for prelim work. Lab work is assessed at the end of the corresponding session Dig1-Dig8. |
| Mid-semester test and in class quizzes. | 10%   | Mid-semester test in week 8 and weekly Quizzes.                                                             |
| Assignment                              | 10%   | Due in week 11                                                                                              |
| Written examination (2 hours)           | 60%   | Examination period                                                                                          |

### Bloom's Taxonomy:

Three domains of educational activities have been identified under the general taxonomy known as Bloom's.

- Cognitive: mental skills (*Head*)
- Affective: growth in feelings or emotional areas (*Heart*)
- Psychomotor: manual or physical skills (Hand)

The *cognitive* domain involves knowledge and the development of intellectual skills. This includes the recall or recognition of specific facts, procedural patterns, and concepts that serve in the development of intellectual abilities and skills.

The *affective* domain includes the attitudes with which someone deals with things emotionally, such as feelings, values, appreciation, enthusiasms and motivations.

The *psychomotor* domain includes physical movement, coordination, and use of the motor-skill areas. Development of these skills requires practice and is measured in terms of speed, precision, distance, procedures, or techniques in execution.

### Key for the LO-assessment relationship table above:

### Cognitive

| C1                                                           | C2                                                                                           | C3                                                                                        | C4                                                                              | C5                                                                      | C6                                                           |
|--------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------|
| Knowledge:<br>Remembers<br>previously<br>learned<br>material | Comprehension:<br>Grasps the<br>meaning of<br>material (lowest<br>level of<br>understanding) | Application: Uses learning in new and concrete situations (higher level of understanding) | Analysis:<br>Understands<br>both the<br>content and<br>structure of<br>material | Synthesis: Formulates new structures from existing knowledge and skills | Evaluation: Judges the value of material for a given purpose |

### **Psychomotor**

| P1                                                               | P2                                                                       | P3                                                                                              | P4                                                                              | P5                                                          | P6                                                                        | P7                                                         |
|------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------|
| Perception:<br>Senses<br>cues that<br>guide<br>motor<br>activity | Set:<br>Is mentally,<br>emotionally<br>and<br>physically<br>ready to act | Guided<br>Response:<br>Imitates<br>and<br>practices<br>skills,<br>often in<br>discrete<br>steps | Mechanism: Performs acts with increasing efficiency, confidence and proficiency | Complete<br>Overt<br>Response:<br>Performs<br>automatically | Adaption:<br>Adapts<br>skill sets<br>to meet<br>a<br>problem<br>situation | Organisation: Creates new patterns for specific situations |

#### **Affective**

| A1                                                 | A2                                    | A3                                                     | A4                                                                                       | A5                                                                              |
|----------------------------------------------------|---------------------------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| Receiving:<br>Selectively<br>attends to<br>stimuli | Responding:<br>Responds to<br>stimuli | Valuing:<br>Attaches value<br>or worth to<br>something | Organisation: Conceptualises the value and resolves conflict between it and other values | Internalising: Integrates the value into a value system that controls behaviour |

# Relationship between Assessments and OBE Learning Outcomes (LOs)

| No. | c. Learning Outcomes                                                                                                                                      |       | Assessment |            |               |  |  |  |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|------------|---------------|--|--|--|
|     |                                                                                                                                                           | Labs  | Mid-Terrm  | Assignment | Final<br>exam |  |  |  |
| 1   | Classify logic implementations as either combinational or sequential circuits.                                                                            | P2    | C2         |            | C3            |  |  |  |
| 2   | Recall the structure of complex logic blocks such as multiplexors, decoders and counters.                                                                 | P2    | C2         |            | С3            |  |  |  |
| 3   | Describe the flexibility of programmable digital logic and Hardware Description Languages.                                                                |       | C2         | A2,C2      | С3            |  |  |  |
| 4   | Define time delays of digital logic elements and explain timing constraints necessary for correct operation of synchronous logic.                         | P2    |            | C3         | С3            |  |  |  |
| 5   | Use a Hardware Description Language and Computer Aided Design Tools to synthesise and simulate logic circuits in a clear, consistent and efficient manner | P2,C3 |            | C3         | C2            |  |  |  |
| 6   | Specify, analyse, design, minimise, implement and test digital logic from a real world description.                                                       | P2,C2 |            |            | C2            |  |  |  |

# Relationship between Assessments and Complex Problems /Activities

| Assessment |                              | Complex Problems (CP) |     |     |     |     |     |     |
|------------|------------------------------|-----------------------|-----|-----|-----|-----|-----|-----|
|            |                              | WP1                   | WP2 | WP3 | WP4 | WP5 | WP6 | WP7 |
| 1          | Tests (Midsem & Quizzes)     | х                     | х   |     |     |     |     |     |
| 2          | Laboratory (Labs & Lab test) | x                     | x   |     |     |     |     |     |
| 3          | Assignment                   | x                     | x   | x   |     |     |     |     |

| 4 | Final Exam | х | х |  |  |  |  |  |
|---|------------|---|---|--|--|--|--|--|
|---|------------|---|---|--|--|--|--|--|

# Assessment requirements

### Assessment tasks

Assessment title: In-lecture and in-tutorial quizzes.

**Mode of delivery:** Short unannounced written quizzes in lectures or tutorials.

**Details of task:** At lease one quiz each week starting from second week of the semester. Each quiz will be a simple problem of the topics covered in previous lectures and will be marked and returned before next quiz. Duration of each quiz will be 5 to 10 minutes depending on complexity of the question. Only the top 5 quizzes will be counted for this assessment.

Release dates (where applicable): - Word limit (where applicable): -

Due date: - Value: 5%

Presentation requirements: -

Hurdle requirements (where applicable): -

**Individual assessment in group tasks (where applicable):** Responses are individually assessed. **Criteria for marking:** Correct answer will earn 1 mark. Attempt will earn 0.5 mark. No attempt will earn 0 marks.

**Additional remarks:** The aim of this assessment is to promote active engagement of students in the lectures and tutorials. Since only the top 5 marks out of 10 will be counted there will be no replacement for missed guizzes.

Assessment title: Laboratory Completion

Mode of delivery: Lab exercises are available via Moodle.

**Details of task:** Students need to complete laboratory preliminary Moodle quizzes or written exercises and these will count half of the lab mark. The remaining half is based on how many laboratory sections are completed to the satisfaction of the demonstrators in the lab. The number of completed lab sections will be available on Moodle for students to check.

**Release dates (where applicable):** All labs are avaiable on Moodle from the start of semester. **Word limit (where applicable):** N/A

**Due date:** Before lab session for prelim work. Lab work is assessed at the end of the corresponding session Dig1-Dig8.

**Value: 20%** 

**Presentation requirements:** Completion of written preliminary work for labs Dig1, Dig2 and Dig6. The remaining preliminary work for labs Dig3,4,5,7,8 requires completion of Moodle online quizzes. During the laboratory sessions students should bring a print out of the lab notes so that the lab demonstrators can sign completed work and students can write in answers to questions posed in the notes. Student should also keep notes of their work during the lab. Each student is responsible for ensuring the demonstrators enter their final mark for the lab using a Moodle quiz before leaving.

Hurdle requirements (where applicable): N/A

**Individual assessment in group tasks (where applicable):** Preliminary work is assessed individually. The labs are then completed in groups of two students.

**Criteria for marking:** Written preliminary work in labs Dig1, Dig2 and Dig6 are assessed by a demonstrator and labs Dig3, Dig4, Dig5, Dig7 and Dig8 are assessed by Moodle quizzes. A lab section is marked off only when the lab requirements are met as assessed by a lab demonstrator and questions posed in the lab notes or asked by a demonstrator are answered correctly. **Additional remarks:** A great deal of learning occurs in the lab in this unit. Effort put into the lab exercises will help with your mid semester test, assignment and final exam mark.

Assessment title: Mid Semester Test

Mode of delivery: N/A

**Details of task:** A 50 minute written test based on the lecture, lab and tutorial work in the first 7 weeks of the semester. Marked tests will be returned individually and each student can discuss their test papers with the lecturer.

Release dates (where applicable): Week 8

Word limit (where applicable): N/A

Due date: week 8

Value: 5%

**Presentation requirements:** Hand written answers on the test paper

Hurdle requirements (where applicable): N/A

Individual assessment in group tasks (where applicable): Tests must be completed individually

under exam conditions with no help from others.

**Criteria for marking:** Marks will be awarded based on the correctness and completeness of answers to questions. Answers to the test will be posted on the unit webpage after the test.

**Additional remarks:** Examples of previous tests are on the unit website.

Assessment title: Assignment Mode of delivery: Moodle

**Details of task:** The task will be to implement a solution to a digital logic design problem using a hardware description language. Individual submissions are required and need to be demonstrated in the laboratory where they will be assessed and feedback provided.

Release dates (where applicable): Release week 9

Word limit (where applicable): N/A

Due date: Due in your lab session in week 12

**Value:** 10%

**Presentation requirements:** Written and demonstration of your work.

Hurdle requirements (where applicable): None

Individual assessment in group tasks (where applicable): Individual assessment

**Criteria for marking:** Marking will be based on a set of functional criteria, good design practice, coding style and how well the design is documented. The assignment cannot be passed without demonstrating the ability to adapt the design to meet new and altered requirements. Students who copy another's work will not be able to satisfy these adaptation requirements.

**Additional remarks:** The ability to complete the assignment requires that students actively participate in the group lab exercises during the semester.

# Examination(s)

**Exam title:** Examination

Weighting: 60% Length: 2 hours

Type (Open/closed book): Closed book

Hurdle requirements (where applicable): Students must get at least 45% of final exam as well as

internal assessments with 50% overall to pass the course. **Electronic devices allowed:** No Calculator are allowed.

Remarks (where applicable): N/A

Calculators NOT permitted

### Section C: All students

### **Extensions and penalties**

Late submission of the assignment will incur a penalty of 10% for each day late. Assignments submitted more than a week late will not be assessed. Apply for special consideration for late submission due to documented serious illness.

### Returning assignments

Assignments and mid-semester tests will be marked and returned within two weeks.

### Plagiarism and collusion

Intentional plagiarism or collusion amounts to cheating under Part 7 of the Monash University (Council) Regulations.

**Plagiarism:** Plagiarism means taking and using another person's ideas or manner of expressing them and passing them off as one's own. For example, by failing to give appropriate acknowledgement. The material used can be from any source (staff, students or the internet, published and unpublished works).

**Collusion:** Collusion means unauthorised collaboration with another person on assessable written, oral or practical work and includes paying another person to complete all or part of the work. Where there are reasonable grounds for believing that intentional plagiarism or collusion has occurred, this will be reported to the Associate Dean (Education) or delegate,

### Referencing requirements

To build your skills in citing and referencing, and using different referencing styles, see the online tutorial Academic Integrity: Demystifying Citing and Referencing at <a href="http://www.lib.monash.edu.au/tutorials/citing/">http://www.lib.monash.edu.au/tutorials/citing/</a>

### **Assignment submission**

### **Hard Copy Submission:**

Assignments must include a cover sheet. The coversheet is accessible via the Monash portal page located at <a href="http://my.monash.edu.au">http://my.monash.edu.au</a> under the heading 'Learning and teaching tools'. Please keep a copy of tasks completed for your records.

**Online Submission:** If Electronic Submission has been approved for your unit, please submit your work via the Moodle site or other; as directed by your demonstator for this unit. **Please keep a copy of tasks completed for your records.** 

### Feedback to you

Monash aims to provide a learning environment in which students receive a range of ongoing feedback throughout their studies. In this unit it will take the form of group feedback via tutorial and lab classes, individual feedback via tutorial and lab classes, peer feedback, self-comparison, verbal and written feedback, discussions in class, as well as more formal feedback related to assignment marks and grades. Students can also post anonymous questions on the Moodle forum and receive feedback from the teaching staff and other students.

### Learning resources

#### Prescribed textbooks

Katz R.H and Borriello G. Contemporary logic design, 2nd edition Benjamin- Cummings, 2005

#### Recommended textbooks

Wakerley J.F. Digital design: Principles and practices, 3rd edn, Prentice-Hall, 2000

Reese,R.(2006). *Introduction to logic synthesis using Verilog HDL* (1st ed.). SanRafael, Calif.: Morgan& Claypool. Available online via Monash Library

Monash Library Unit Reading List (if applicable to the unit): http://readinglists.lib.monash.edu/index.html

### Required resources

Students generally must be able to complete the requirements of their course without the imposition of fees that are additional to the student contribution amount or tuition fees. However, students may be charged certain incidental fees or be expected to make certain purchases to support their study. For more information about this, go to Administrative Information for Higher Education Providers: Student Support, Chapter 21, Incidental Fees at: <a href="http://www.innovation.gov.au/HigherEducation/TertiaryEducation/ResourcesAndPublications/Pages/default.aspx">http://www.innovation.gov.au/HigherEducation/TertiaryEducation/ResourcesAndPublications/Pages/default.aspx</a>

Moodle links to online learning resources, simulators and formative guizzes.

### Other information

### **Policies**

Monash has educational policies, procedures and guidelines, which are designed to ensure that staff and students are aware of the University's academic standards, and to provide advice on how they might uphold them. You can find Monash's Education Policies at: <a href="http://www.policy.monash.edu/policy-bank/academic/education/index.html">http://www.policy.monash.edu/policy-bank/academic/education/index.html</a>

### **Graduate Attributes Policy**

http://www.monash.edu/policy-bank/academic/education/course-governance-and-design/course-design-policy

### **Student Charter**

http://www.monash.edu/students/policies/student-charter.html

### **Student Services**

The University provides many different kinds of services to help you gain the most from your studies. Contact your tutor if you need advice and see the range of services available at <a href="http://www.monash.edu/students">http://www.monash.edu/students</a>.

Malaysia students go to: <a href="http://www.monash.edu.my/Student-services/">http://www.monash.edu.my/Student-services/</a>.

### **Monash University Library**

The Monash University Library provides a range of services, resources and programs that enable you to save time and be more effective in your learning and research.

Go to <a href="http://www.monash.edu/library">http://www.monash.edu/library</a> or the library tab in <a href="http://my.monash.edu.au">http://my.monash.edu.au</a> portal for more information.

For Malaysia students the Library and Learning Commons, Monash University Malaysia Campus, provides a range of services and resources that enable you to save time and be more effective in your learning and research.

Go to <a href="http://www.lib.monash.edu.my">http://www.lib.monash.edu.my</a> or the library tab in my.monash portal for more information.

### **Disability Support Services**

Students who have a disability, ongoing medical or mental health condition are welcome to contact Disability Support Services.

Disability Support Services also support students who are carers of a person who is aged and frail or has a disability, medical condition or mental health condition.

Disability Advisers visit all Victorian campuses on a regular basis.

- Website: monash.edu/disability
- Telephone: 03 9905 5704 to book an appointment with an Adviser;
- Email: disabilitysupportservices@monash.edu
- Drop In: Level 1, Western Annexe, 21 Chancellors Walk (Campus Centre) Clayton Campus

| At Malaysia campus, for information and referral, telephone: Student Adviser, Student Community Services at 03 55146018 or, drop in at Student Community Services Department, Level 2 Building 2, Monash University Malaysia Campus. |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Copyright © Monash University 2017. All rights reserved. Except as provided in the Copyright Act 1968, this work may not be reproduced in any form without the written permission of the host Faculty and School/Department.         |