# CPU with Five-Stage MIPS Pipeline

# Zhijian Liu

# September 8, 2016

Course: Computer System
Instructor: Professor Alei Liang
Teaching Assistant: Shusheng He

# **Contents**

| 1 | Introduction |       |                    |   |  |
|---|--------------|-------|--------------------|---|--|
| 2 | Main Modules |       |                    |   |  |
|   | 2.1          | Stage | Modules            | 2 |  |
|   |              | 2.1.1 | Instruction Fetch  | 2 |  |
|   |              | 2.1.2 | Instruction Decode | 3 |  |
|   |              | 2.1.3 | Execution          | 4 |  |
|   |              | 2.1.4 | Memory Access      | 5 |  |
|   |              | 2.1.5 | Write Back         | 6 |  |
| 3 | Ack          | nowle | dgements           | 6 |  |

# 1 Introduction

This report is a detailed summary on the final project of the "Computer System" course. In this project, I implemented a toy CPU (I call it mips-cpu) with five-stage MIPS pipeline. The project has the following features:

- It supports almost all of the MIPS standard integer instructions (except those related to the coprocessors).
- It supports full bypassing in order to mitigate the data hazards.

The project is written in Verilog HDL and is available under the open-source MIT License at https://github.com/zhijian-liu/mips-cpu.

### 2 Main Modules

## 2.1 Stage Modules

In the five-stage MIPS pipeline, there are obviously five separate pipeline stages:

- stage IF (instruction fetch)
- stage ID (instruction decode)
- stage EX (execution)
- stage MEM (memory access)
- stage WB (write back)

In my design philosophy, each of them should be implemented as a single module.

#### 2.1.1 Instruction Fetch

The main function of this module is to generate the program counter and send it to the instruction ROM in order to fetch the current instruction.

| Interface                | Type | Usage        |
|--------------------------|------|--------------|
| clock                    | in   | clock signal |
| reset                    | in   | reset signal |
| stall                    | in   | stall signal |
| register_pc_read_data    | out  |              |
| register_pc_write_enable | in   | register PC  |
| register_pc_write_data   | in   |              |

Table 1: the interfaces of the stage IF

This module is implemented in src/cpu/stage/stage\_if.v.

### 2.1.2 Instruction Decode

The main function of this module is to decode the instruction and extract the operator, category, operands and destination register from it.

| Interface                  | Туре | Usage                              |  |
|----------------------------|------|------------------------------------|--|
| reset                      | in   | reset signal                       |  |
| instruction_i              | in   | instruction                        |  |
| instruction_o              | out  | instruction                        |  |
| operator                   | out  | operator                           |  |
| category                   | out  | sub-category of the operator       |  |
| operand_a                  | out  | operands                           |  |
| operand_b                  | out  | operands                           |  |
| register_read_enable_a     | out  |                                    |  |
| register_read_address_a    | out  | read port A of the register file   |  |
| register_read_data_a       | in   |                                    |  |
| register_read_enable_b     | out  |                                    |  |
| register_read_address_b    | out  | read port B of the register file   |  |
| register_read_data_b       | in   |                                    |  |
| register_write_enable      | out  |                                    |  |
| register_write_address     | out  | write port of the register file    |  |
| register_write_data        | out  |                                    |  |
| register_pc_read_data      | in   |                                    |  |
| register_pc_write_enable   | out  | register PC                        |  |
| register_pc_write_data     | out  |                                    |  |
| ex_operator                | in   |                                    |  |
| ex_register_write_enable   | in   | data forwarding from the stage EX  |  |
| ex_register_write_address  | in   | data for warding from the stage LX |  |
| ex_register_write_data     | in   |                                    |  |
| mem_register_write_enable  | in   |                                    |  |
| mem_register_write_address | in   | data forwarding from the stage MEI |  |
| mem_register_write_data    | in   |                                    |  |
| stall_request              | out  | whether or not is to request stall |  |

Table 2: the interfaces of the stage ID

In order to mitigate the data hazards, some interfaces are designed to fetch the latest data forwarding from the stage EX and the stage MEM.

After implementing the full bypassing, there is only one kind of data hazard: a load instruction immediately followed by an instruction which has data dependency on it. In this case, we have to enable the "stall\_request" signal in order to stall the pipeline for one cycle.

This module is implemented in src/cpu/stage/stage\_id.v.

### 2.1.3 Execution

The main function of this module is to calculate the operation result according to the operator and operands sending from the stage ID.

| Interface                    | Туре | Usage                              |  |
|------------------------------|------|------------------------------------|--|
| reset                        | in   | reset signal                       |  |
| instruction_i                | in   | instruction                        |  |
| instruction_o                | out  | nistruction                        |  |
| operator_i                   | in   | operator                           |  |
| operator_o                   | out  | operator                           |  |
| category                     | in   | sub-category of the operator       |  |
| operand_a_i                  | in   |                                    |  |
| operand_a_o                  | out  | operands                           |  |
| operand_b_i                  | in   | operands                           |  |
| operand_b_o                  | out  |                                    |  |
| register_write_enable_i      | in   |                                    |  |
| register_write_enable_o      | out  |                                    |  |
| register_write_address_i     | in   | write port of the register file    |  |
| register_write_address_o     | out  | write port of the register file    |  |
| register_write_data_i        | in   |                                    |  |
| register_write_data_o        | out  |                                    |  |
| register_hi_write_enable     | out  | register HI                        |  |
| register_hi_write_data       | out  | register i ii                      |  |
| register_lo_write_enable     | out  | register LO                        |  |
| register_lo_write_data       | out  | register LO                        |  |
| mem_register_hi_write_enable | in   |                                    |  |
| mem_register_hi_write_data   | in   | data forwarding from the stage MEM |  |
| mem_register_lo_write_enable | in   | data for warding from the stage ME |  |
| mem_register_lo_write_data   | in   |                                    |  |
| wb_register_hi_read_data     | in   |                                    |  |
| wb_register_hi_write_enable  | in   | data forwarding from the stage WB  |  |
| wb_register_hi_write_data    | in   |                                    |  |
| wb_register_lo_read_data     | in   |                                    |  |
| wb_register_lo_write_enable  | in   |                                    |  |
| wb_register_lo_write_data    | in   |                                    |  |
| stall_request                | out  | whether or not is to request stall |  |

Table 3: the interfaces of the stage EX

In order to mitigate the data hazards, some interfaces are designed to fetch the latest data forwarding from the stage MEM and the stage WB.

Note that the "stall\_request" signal is actually redundant because in the functional simulation, all kinds of calculation can be finished in a single cycle.

This module is implemented in  $src/cpu/stage/stage_ex.v.$ 

# 2.1.4 Memory Access

The main function of this module is to handle the memory access instruction: calculate the effective memory address and send it to the data ROM in order to do the load or store operation.

| Interface                  | Type | Usage                           |  |
|----------------------------|------|---------------------------------|--|
|                            | in   | )                               |  |
| reset                      |      | reset signal                    |  |
| instruction                | in   | instruction                     |  |
| operator                   | in   | operator                        |  |
| operand_a                  | in   | operands                        |  |
| operand_b                  | in   | operands                        |  |
| memory_read_enable         | out  |                                 |  |
| memory_read_address        | out  | read port of the data RAM       |  |
| memory_read_data           | in   |                                 |  |
| memory_write_enable        | out  |                                 |  |
| memory_write_address       | out  | urrite port of the data DAM     |  |
| memory_write_select        | out  | write port of the data RAM      |  |
| memory_write_data          | out  |                                 |  |
| register_write_enable_i    | in   |                                 |  |
| register_write_enable_o    | out  |                                 |  |
| register_write_address_i   | in   | write port of the register file |  |
| register_write_address_o   | out  | write port of the register me   |  |
| register_write_data_i      | in   |                                 |  |
| register_write_data_o      | out  |                                 |  |
| register_hi_write_enable_i | in   |                                 |  |
| register_hi_write_enable_o | out  | register HI                     |  |
| register_hi_write_data_i   | in   |                                 |  |
| register_hi_write_data_o   | out  |                                 |  |
| register_lo_write_enable_i | in   |                                 |  |
| register_lo_write_enable_o | out  | rogistor I O                    |  |
| register_lo_write_data_i   | in   | register LO                     |  |
| register_lo_write_data_o   | out  |                                 |  |

Table 4: the interfaces of the stage MEM

This module is implemented in src/cpu/stage/stage\_mem.v.

### 2.1.5 Write Back

The main function of this module is to generate the register HI and LO and send them to the previous stage in order to extract the operands correctly.

| Interface                | Type | Usage        |
|--------------------------|------|--------------|
| clock                    | in   | clock signal |
| reset                    | in   | reset signal |
| register_hi_read_data    | out  |              |
| register_hi_write_enable | in   | register HI  |
| register_hi_write_data   | in   |              |
| register_lo_read_data    | out  |              |
| register_lo_write_enable | in   | register LO  |
| register_lo_write_data   | in   |              |

Table 5: the interfaces of the stage WB

This module is implemented in  $src/cpu/stage/stage\_wb.v.$ 

# 3 Acknowledgements

I would like to thank Professor Alei Liang for bringing me such a wonderful course, Shusheng He for his hard work and warm devotion, and Yurong You, Zihao Ye and Lequn Chen for valuable discussions.