#### **Freescale Semiconductor**

Data Sheet: Advance Information

Document Number: IMX28CEC Rev. A, 12/2009

# **i.MX28**



#### **Package Information**

Plastic package Case 5284 14 x 14 mm, 0.8 mm Pitch

#### **Ordering Information**

See Table 1 on page 3 for ordering information.

### Introduction

Silicon Version 1.0

**Products** 

i.MX28 Applications

**Processor Data Sheet for** 

**Consumer and Industrial** 

The i.MX28 is a low-power, high-performance applications processor optimized for the general embedded industrial and consumer markets.

The core of the i.MX28 is Freescale's fast, proven, power-efficient implementation of the ARM926EJ-S<sup>TM</sup> core, with speeds of up to 454 MHz.

The device is suitable for a wide range of applications, including the following:

- Human-machine interface (HMI) panels: industrial, home
- Industrial drive, PLC, I/O control display, factory robotics display, graphical remote controls
- Handheld scanners and printers
- Electronic point-of-sale (POS) terminals

#### Contents

| 1 | Intro | duction                                     | . 1 |
|---|-------|---------------------------------------------|-----|
|   | 1.1   | Device Features                             | . 2 |
|   | 1.2   | Ordering Information                        |     |
|   | 1.3   | Block Diagram                               |     |
| 2 | Feat  | ures                                        | . 4 |
|   | 2.1   | Special Signal Considerations               | . 9 |
| 3 | Elect | trical Characteristics                      |     |
|   | 3.1   | i.MX28 Device-Level Conditions              | 10  |
|   | 3.2   | I/O DC Parameters                           | 18  |
|   | 3.3   | I/O AC Timing and Parameters                | 24  |
|   | 3.4   | Module Timing and Electrical Parameters     | 30  |
| 4 | Pack  | age Information and Contact Assignment      | 62  |
|   | 4.1   | 289-Ball MAPBGA—Case 14 x 14 mm,            |     |
|   |       | 0.8 mm Pitch                                | 62  |
|   | 4.2   | Ground, Power, Sense, and Reference Contact |     |
|   |       | Assignments                                 | 63  |
|   | 4.3   | Signal Contact Assignments                  | 63  |
|   | 4.4   | i.MX28 Ball Map                             | 66  |
| 5 | Revi  | sion History                                | 67  |







- Patient-monitoring devices, smart energy meters, media gateways
- Portable medical, media phones, VoIP

The i.MX28 processor integrates the power management unit (PMU), composed of a triple output DC-DC switching converter and multiple linear regulators, to provide power sequencing for the device and its I/O peripherals such as memories and SD cards, as well as provide battery charging capability for Li-Ion batteries.

The i.MX28 processor includes an additional 128-Kbyte on-chip SRAM to make the device ideal for eliminating external RAM in applications with small footprint RTOS.

The i.MX28 supports connections to various types of external memories, such as mobile DDR, DDR2 and LV-DDR2, SLC and MLC NAND Flash.

The i.MX28 can be connected to a variety of external devices such as high-speed USB2.0 OTG, CAN and 10M/100M Ethernet, SD/SDIO/MMC.

#### 1.1 Device Features

The following includes features of the i.MX28:

- ARM926EJ-S CPU running at 454 MHz.
  - 16-Kbyte instruction cache and 32-Kbyte data cache
  - ARM embedded trace macrocell (CoreSight<sup>TM</sup> ETM9<sup>TM</sup>)
  - Parallel JTAG interface
- 128 KBytes of integrated low-power on-chip SRAM
- 128 KBytes of integrated mask-programmable on-chip ROM
- 1280 bits of on-chip one-time-programmable (OCOTP) ROM
- 16-bit mobile DDR (mDDR) (1.8 V), DDR2 (1.8 V) and LV-DDR2 (1.5 V), up to 200 MHz DDR clock frequency with voltage overdrive
- Up to eight NAND flash memory interfaces with up to 20-bit BCH ECC
- Four synchronous serial ports (SSP) for SDIO/MMC/MS/SPI. Two can be used for SDIO/MMC/MS interfaces (supports SD2.0, eMMC4.4 and MSPro), and all can be used for the SPI interface.
- Two 10/100-Mbps Ethernet MACs compatible with IEEE Std 802.3<sup>TM</sup>, supporting IEEE Std 1588<sup>TM</sup>—compatible hardware timestamp and one 3-port L2 switch; also supports 50-MHz/25-MHz clock output for external Ethernet PHY
- Two 2.0B protocol–compatible controller area network (CAN) interfaces
- One USB2.0 OTG device/host controller and PHY
- One USB2.0 host controller and PHY
- LCD controller, up to 24-bit RGB (DOTCK) modes and 24-bit system-mode
- Pixel-processing pipeline (PXP) supports full path from color-space conversion, scaling, alpha-blending to rotation without intermediate memory access.
- SPDIF transmitter

- Dual serial audio interface (SAIF) to support full-duplex transmit and receive operations; each SAIF supports three stereo pairs
- Five application universal asynchronous receiver-transmitters (UARTs), up to 3.25 Mbps with hardware flow control
- One debug UART operating at up to 115Kb/s using programmed I/O
- Two I<sup>2</sup>C master/slave interfaces, up to 400 kbps
- Four 32-bit timers and a rotary decoder
- Eight pulse width modulators (PWM)
- Real-time clock (RTC)
- GPIO with interrupt capability
- Power management unit (PMU) supports a triple output DC-DC switching converter, multiple linear regulators, battery charger, and detector.
- 16-channel low-resolution A/D converter (LRADC)
- 4/5-wire touchscreen controller
- Up to 8X8 keypad matrix with button-detect circuit
- 8-channel high speed A/D converter (HSADC), up to 2 Msps data rate
- Security features:
  - Read-only unique ID for digital rights management (DRM) algorithms
  - Secure boot using 128-bit AES hardware decryption
  - SHA-1 and SHA256 hashing hardware
  - High assurance boot (HAB4)
- Offered in 289-pin ball grid array (BGA)

### 1.2 Ordering Information

Table 1 provides the ordering information for the i.MX28.

**Table 1. Ordering Information** 

| Part Number Silicon Version |     | Projected Temperature Range (°C) | Package                              |  |
|-----------------------------|-----|----------------------------------|--------------------------------------|--|
| PCIMX287DJM4A               | 1.0 | -10 to +70                       | 14 x 14 mm, 0.8 mm pitch, MAPBGA-289 |  |
| PCIMX287CJM4A               | 1.0 | -40 to +85                       | 14 x 14 mm, 0.8 mm pitch, MAPBGA-289 |  |
| PCIMX288CJM4A               | 1.0 | -40 to +85                       | 14 x 14 mm, 0.8 mm pitch, MAPBGA-289 |  |

### 1.3 Block Diagram

Figure 1 shows the simplified interface block diagram.



Figure 1. i.MX28 Simplified Interface Block Diagram

## 2 Features

Table 2 shows the device functions.

Table 2. i.MX28 Functions

| Function                                                                                     | BGA289                               |
|----------------------------------------------------------------------------------------------|--------------------------------------|
| External memory interface (EMI)<br>(1.5 V LV-DDR2, 1.8 V DDR2, 1.8 V LP-DDR1)                | Yes                                  |
| General-Purpose Media Interface (GPMI):  NAND data width  Number of external NANDs supported | 8-bit<br>4 dedicated / 8 with muxing |

Table 2. i.MX28 Functions (continued)

| Function                                                    | BGA289                      |
|-------------------------------------------------------------|-----------------------------|
| Pulse width modulator (PWM)                                 | 5 dedicated / 8 with muxing |
| Application UART (AUART): Interfaces supported              | 4 dedicated / 5 with muxing |
| Synchronous serial port (SSP): Supported via dedicated pins | 3 dedicated / 4 with muxing |
| I <sup>2</sup> C                                            | 1 dedicated / 2 with muxing |
| SPDIF                                                       | 1                           |
| SAIF                                                        | 2                           |
| FlexCAN                                                     | 2                           |
| LCD interface                                               | 24 bits                     |
| High-speed ADC                                              | Yes                         |
| LRADC (touchscreen, keypad)                                 | Yes                         |
| Ethernet MAC and switch                                     | 2 MACs with switch          |
| Universal Serial Bus (USB)                                  | 2                           |

Table 3 describes the digital and analog modules of the device.

Table 3. i.MX28 Digital and Analog Modules

| Block<br>Mnemonic | Block Name                        | Subsystem                | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------------|-----------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| APBHDMA           | AHB to APBH<br>Bridge with<br>DMA | System control           | The AHB to APBH bridge with DMA includes the AHB-to-APB PIO bridge for memory-mapped I/O to the APB devices, as well a central DMA facility for devices on this bus. The bridge provides a peripheral attachment bus running on the AHB's HCLK. (The "H" in APBH denotes that the APBH is synchronous to HCLK, as compared to APBX, which runs on the crystal-derived XCLK.) The DMA controller transfer read and write data to and from each peripheral on APBH bridge.                    |
| APBXDMA           | AHB to APBX<br>Bridge with<br>DMA | System control           | The AHB-to-APBX bridge includes the AHB-to-APB PIO bridge for memory-mapped I/O to the APB devices, as well a central DMA facility for devices on this bus. The AHB-to-APBX bridge provides a peripheral attachment bus running on the AHB's XCLK. (The "X" in APBX denotes that the APBX runs on a crystal-derived clock, as compared to APBH, which is synchronous to HCLK.) The DMA controller transfer reads and writes data to and from each peripheral on APBX bridge.                |
| ARM9 or<br>ARM926 | ARM926EJ-S<br>CPU                 | ARM <sup>®</sup>         | The ARM926 Platform consists of the ARM926EJ-S™ core and the ETM real-time debug modules. It contains the 16-Kbyte L1 instruction cache, 32-Kbyte L1 data cache, 128-Kbyte ROM and 128-Kbyte RAM.                                                                                                                                                                                                                                                                                           |
| AUART(5)          | Application<br>UART<br>interface  | Connectivity peripherals | <ul> <li>Each of the UART modules supports the following serial data transmit/receive protocols and configurations:</li> <li>7- or 8-bit data words, one or two stop bits, programmable parity (even, odd, or none)</li> <li>Programmable baud rates up to 3.25 MHz. This is a higher maximum baud rate than the 1.875 MHz specified by the TIA/EIA-232-F standard and previous Freescale UART modules. 16-byte FIFO on Tx and 16-byte FIFO on Rx supporting auto-baud detection</li> </ul> |

Table 3. i.MX28 Digital and Analog Modules (continued)

| Block<br>Mnemonic | Block Name                            | Subsystem                | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|-------------------|---------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ВСН               | Bit-correcting<br>ECC<br>accelerator  | Connectivity peripherals | The Bose, Ray-Chaudhuri, Hocquenghem (BCH) Encoder and Decoder module is capable of correcting from 2 to 20 single bit errors within a block of data no larger than about 900 bytes (512 bytes is typical) in applications such as protecting data and resources stored on modern NAND flash devices.                                                                                                                                                                                                                                                                   |  |
| BSI               | Boundary<br>Scan Interface            | Connectivity peripherals | The boundary scan interface is provided to enable board level testing.  There are five pins on the device which will be used to implement the IEEE Std 1149.1™ boundary scan protocol.                                                                                                                                                                                                                                                                                                                                                                                  |  |
| CLKCTRL           | Clock control module                  | Clocks                   | The clock control module, or CLKCTRL, generates the clock domains for a components in the i.MX28 system. The crystal clock or PLL clock are the tw fundamental sources used to produce most of the clock domains. For lower performance and reduced power consumption, the crystal clock is selected. The PLL is selected for higher performance requirements but requires increased power consumption. In most cases, when the PLL is used as the source, a phase fractional divider (PFD) can be programmed to reduce the PLL clock frequency by up to a factor of 2. |  |
| DCP               | Data<br>co-processor                  | Security                 | This module provides support for general encryption and hashing functions typically used for security functions. Because its basic job is moving data from memory to memory, it also incorporates a memory-copy (memcopy) function for both debugging and as a more efficient method of copying data between memory blocks than the DMA-based approach.                                                                                                                                                                                                                 |  |
| DFLPT             | Default<br>first-level page<br>table  | System control           | The DFLPT provides a unique method of implementing the ARM MMU first-level page table (L1PT) using a hardware-based approach.                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| DIGCTL            | Digital control<br>and on-chip<br>RAM | System control           | The digital control module includes sections on controlling the SRAM, the performance monitors, high-entropy pseudo-random number seed, free-running microseconds counter, and other chip control functions.                                                                                                                                                                                                                                                                                                                                                            |  |
| DUART             | Debug UART                            | Connectivity peripherals | The Debug UART performs the following data conversions:  • Serial-to-parallel conversion on data received from a peripheral device  • Parallel-to-serial conversion on data transmitted to the peripheral device                                                                                                                                                                                                                                                                                                                                                        |  |
| EMI               | External<br>memory<br>interface       | Connectivity peripherals | The i.MX28 supports off-chip DRAM storage via the EMI controller, which is connected to the four internal AHB/AXI busses. The EMI supports multiple external memory types, including:  • 1.8-V Mobile DDR1 (LP-DDR1)  • Standard 1.8-V DDR2  • Low Voltage 1.5-V DDR2 (LV-DDR2)                                                                                                                                                                                                                                                                                         |  |
| ENET(2)           | Ethernet MAC<br>Controller            | Connectivity peripherals | Two Ethernet MAC controllers, each connected to one uDMA (unified DMA). Supports 10/100 Mbps with TCP/UDP/IP Acceleration and IEEE 1588 Functions; also supports two RMII connectivity or one MII connectivity.                                                                                                                                                                                                                                                                                                                                                         |  |
| FlexCAN(2)        | Controller<br>area network<br>module  | Connectivity peripherals | The controller area network (CAN) protocol is a message based protocol used for serial data. It was designed specifically for automotive but is also used in industrial control and medical applications. The serial data bus runs at 1 Mbps.                                                                                                                                                                                                                                                                                                                           |  |

Table 3. i.MX28 Digital and Analog Modules (continued)

| Block<br>Mnemonic   | Block Name                              | Subsystem                  | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|---------------------|-----------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| GPMI                | General-pur-<br>pose media<br>interface | Connectivity peripherals   | The general-purpose media interface (GPMI) controller is a flexible NAND flash controller with 8-bit data width, up to 50-MBps I/O speed and individual chip select and DMA channels for up to 8 NAND devices. It also provides a interface to 20-bit BCH for ECC.                                                                                                                                                                                                        |  |  |
| HSADC               | High-speed<br>ADC                       | Connectivity peripherals   | The high-speed ADC block is designed to sample an analog input with 12-bit resolution and a sample rate of up to 2 Msps. The output of the HSADC block can be moved to the external memory through APBH-DMA. A typical user case of the HSADC is to work with the PWM block to drive an external linear image scanner sensor.                                                                                                                                             |  |  |
| I <sup>2</sup> C(2) | I <sup>2</sup> C module                 | Connectivity peripherals   | The I <sup>2</sup> C is a standard two-wire serial interface used to connect the chip with peripherals or host controllers. The I <sup>2</sup> C operates up to 400 kbps in either I <sup>2</sup> C master or I <sup>2</sup> C slave mode. Each I <sup>2</sup> C has a dedicated DMA channel and can also controlled by CPU in PIO or PIO queue modes. It supports both 7-bit and 10-bit device address in master mode, and has programmable 7-bit address in slave mode. |  |  |
| ICOLL               | Interrupt<br>Collector                  | System control             | The ARM9 CPU core has two interrupt input lines, IRQ and FIQ. The interrupt collector (ICOLL) can steer any of 128 interrupt sources to either the FIQ or IRQ line of the ARM9 CPU.                                                                                                                                                                                                                                                                                       |  |  |
| L2 Switch           | 3-Port L2<br>Switch                     | Network Control            | Programmable 3-Port Ethernet Switch with QOS                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| LCDIF               | LCD Interface                           | Multimedia<br>peripherals  | The LCDIF provides display data for external LCD panels from simple text-only displays to WVGA, 16/18/24 bpp color TFT panels. The LCDIF supports all of these different interfaces by providing fully programmable functionality and sharing register space, FIFOs, and ALU resources at the same time. The LCDIF supports RGB (DOTCLK) modes as well as system mode including both VSYNC and WSYNC modes.                                                               |  |  |
| LRADC               | Low resolution<br>ADC module            | Connectivity peripherals   | The sixteen-channel 12-bit low-resolution ADC (LRADC) block is used for voltage measurement. Channels 0 – 6 measure the voltage on the seven application-dependent LRADC pins. The auxiliary channels can be used for a variety of uses, including a resistor-divider-based wired remote control, external temperature sensing, touch-screen, and other measurement functions.                                                                                            |  |  |
| OCOTP<br>Controller | On-chip OTP controller                  | Security                   | The on-chip one-time-programmable (OCOTP) ROM serves the functions of hardware and software capability bits, Freescale operations and unique-ID, the customer-programmable cryptography key, and storage of various ROM configuration bits.                                                                                                                                                                                                                               |  |  |
| PINCTRL             | Pin control and GPIO                    | System control peripherals | Used for general purpose input/output to external ICs. Each GPIO bank supports 32 bits of I/O.                                                                                                                                                                                                                                                                                                                                                                            |  |  |

Table 3. i.MX28 Digital and Analog Modules (continued)

| Block<br>Mnemonic | Block Name                             | Subsystem                     | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------|----------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PMU               | Power<br>management<br>Unit (DC-DC)    | Power<br>management<br>system | <ul> <li>The i.MX28 integrates a comprehensive power supply subsystem, including the following features:</li> <li>One integrated DC-DC converter that supports Li-Ion battery.</li> <li>Four linear regulators directly power the supply rails from 5-V.</li> <li>Linear battery charger for Li-Ion cells.</li> <li>Battery voltage and brownout detection monitoring for VDDD, VDDA, VDDIO, VDD4P2 and 5-V supplies.</li> <li>Integrated current limiter from 5-V power source.</li> <li>Reset controller.</li> <li>System monitors for temperature and speed.</li> <li>Generates USB-Host 5-V from Li-Ion battery (using PWM).</li> <li>Support for on-the-fly transitioning between 5-V and battery power.</li> <li>VDD4P2, a nominal 4.2-V supply, is available when the i.MX28 is connected to a 5-V source and allows the DCDC to run from a 5-V source with a depleted battery.</li> <li>The 4.2-V regulated output also allows for programmable current limits:  - Battery Charge current + DCDC input current &lt; the 5-V current limit</li> <li>DCDC input current (which ultimately provides current to the on-chip and off-chip loads) as the priority and battery charge current is automatically reduced if the 5-V current limit is reached</li> </ul> |
| PWM(8)            | Pulse width modulation                 | Connectivity<br>peripherals   | There are eight PWM output controllers that can be used in place of GPIO pins. Applications include HSADC driving signals and LED & backlight brightness control. Independent output control of each phase allows 0, 1, or high-impedance to be independently selected for the active and inactive phases. Individual outputs can be run in lock step with guaranteed non-overlapping portions for differential drive applications.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| PXP               | Pixel Pipeline                         | Multimedia                    | The pixel pipeline (PXP) is used to perform alpha blending of graphic or video buffers with graphics data before sending to an LCD display. The PXP also supports image rotation for hand-held devices that require both portrait and landscape image support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| RTC               | Real-time<br>clock, alarm,<br>watchdog | Clocks                        | The real-time clock (RTC) and alarm share a one-second pulse time domain. The watchdog reset and millisecond counter run on a one-millisecond time domain. The RTC, alarm, and persistent bits reside in a special power domain (crystal domain) that remains powered up even when the rest of the chip is in its powered-down state.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SAIF(2)           | Serial audio interface                 | Connectivity peripherals      | SAIF provides a half-duplex serial port for communication with a variety of serial devices, including industry-standard codecs and DSPs. It supports a continuous range of sample rates from 8 kHz – 192 kHz using a high-resolution fractional divider driven by the PLL. Samples are transferred to/from the FIFO via the APBX DMA interface, a FIFO service interrupt, or software polling.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SPDIF             | SPDIF                                  | Connectivity peripherals      | The Sony-Philips Digital Interface Format (SPDIF) transmitter module transmits data according to the SPDIF digital audio interface standard (IEC-60958).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

Table 3. i.MX28 Digital and Analog Modules (continued)

| Block<br>Mnemonic | Block Name                      | Subsystem                | Brief Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------|---------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SSP(4)            | Synchronous<br>serial port      | Connectivity peripherals | The synchronous serial port is a flexible interface for inter-IC and removable media control and communication. The SSP supports master operation of SPI, Texas Instruments SSI; 1-bit, 4-bit, and 8-bit SD/SDIO/MMC and 1-bit and 4-bit MS modes.  The SPI mode has enhancements to support 1-bit legacy MMC cards. SPI master dual (2-bit) and quad (4-bit) mode reads are also supported. The SSP also supports slave operation for the SPI and SSI modes. The SSP has a dedicated DMA channel in the bridge and can also be controlled directly by the CPU through PIO registers. Each of the four SSP modules is independent of the other and can have separate SSPCLK frequencies. |
| TIMROT            | Timers and<br>Rotary<br>Decoder | Timer<br>peripherals     | This module implements four timers and a rotary decoder. The timers and decoder can take their inputs from any of the pins defined for PWM, rotary encoders, or certain divisions from the 32-kHz clock input. Thus, the PWM pins can be inputs or outputs, depending on the application.                                                                                                                                                                                                                                                                                                                                                                                                |
| USBOTG<br>USBHOST | High-speed<br>USB<br>on-the-go  | Connectivity peripherals | The USB module provides high-performance USB On-The-Go (OTG) and host functionality (up to 480 Mbps), compliant with the USB 2.0 specification and the OTG supplement. The module has DMA capabilities for handling data transfer between internal buffers and system memory. When the OTG controller works in device mode, it can only works in FS or HS mode. Two USB2.0 PHYs are also integrated (one for the OTG port, another for the host port.)                                                                                                                                                                                                                                   |
| USBPHY            | Integrated<br>USB PHY           | Connectivity peripherals | The integrated USB 2.0 PHY macrocells are capable of connecting to USB host/device systems at the USB low-speed (LS) rate of 1.5 Mbps, full-speed (FS) rate of 12 Mbps or at the USB 2.0 high-speed (HS) rate of 480 Mbps. The integrated PHYs provide a standard UTM interface. The USB_DP and USB_DN pins connect directly to a USB connector.                                                                                                                                                                                                                                                                                                                                         |

# 2.1 Special Signal Considerations

Special signal considerations are listed in Table 4. The package contact assignment is found in Section 4, "Package Information and Contact Assignment." Signal descriptions are provided in the reference manual.

**Table 4. Signal Considerations** 

| Signal       | Descriptions                                                                                                                                                                                                                                                                     |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PSWITCH      | The pin is used for chip power on or recovery. VDDIO can be applied to PSWITCH through a 10 k $\Omega$ resistor. This is necessary in order to enter the chip's firmware recovery. The on-chip circuitry prevents the actual voltage on the pin from exceeding acceptable levels |
| VDDXTAL      | This pin is an output of i.MX28. Should be coupled to ground with a 1.0uF capacitor. User should not supply external power to this pin.                                                                                                                                          |
| BATTERY      | This pin should be connected to the battery with minimal resistance. It provides charging current to the battery. If the system does not use a battery, this pin should be left floating. See the "Power Supply" section of the reference manual for details.                    |
| DCDC_BATTERY | This pin is an input of i.MX28 that provides supply to the DCDC converter. It should be connected to the battery with minimal resistance. See the "Power Supply" section of the reference manual for details.                                                                    |

**Table 4. Signal Considerations (continued)** 

| Signal                 | Descriptions                                                                                                                                                  |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XTALI<br>XTALO         | These analog pins are connected to an external 24MHz crystal circuits. This crystal provides the clock source for on-chip PLLs.                               |
| RTC_XTALO<br>RTC_XTALI | These analog pins are connected to an external 32.768/32.0 kHz crystal circuit. This crystal provides clock source to the on-chip real-time counter circuits. |
| RESETN                 | This pin resets the chip if it is low. This pin is pulled up to VDDIO33 with an internal resistor. No external pull up resistors are needed.                  |
| DEBUG                  | This pin is used for JTAG interface.  DEBUG=0: JTAG interface works for boundary scan.  DEBUG=1: JTAG interface works for ARM debugging.                      |
| TESTMODE               | For Freescale factory use only. must be externally connected to GND for normal operation.                                                                     |

### 3 Electrical Characteristics

This section provides the device-level and module-level electrical characteristics for the i.MX28.

#### 3.1 i.MX28 Device-Level Conditions

This section provides the device-level electrical characteristics for the IC.

### 3.1.1 DC Absolute Maximum Ratings

Table 6 provides the DC absolute maximum operating conditions.

#### **CAUTION**

- Stresses beyond those listed under Table 6 may cause permanent damage to the device.
- Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- Table 5 gives stress ratings only—functional operation of the device is not implied beyond the conditions indicated in Table 7.

**Table 5. DC Absolute Maximum Ratings** 

| Parameter                   | Symbol                    | Min. | Max.   | Units |
|-----------------------------|---------------------------|------|--------|-------|
| Battery Pin                 | BATT, V <sub>DD4P2V</sub> | -0.3 | 4.242  | V     |
| 5-Volt Source Pin           | V <sub>DD5V</sub>         | -0.3 | 5.25   | V     |
| PSWITCH <sup>1</sup>        | _                         | -0.3 | BATT/2 | V     |
| Analog Supply Voltage       | V <sub>DDA</sub>          | -0.3 | 2.10   | V     |
| Digital Core Supply Voltage | V <sub>DDD</sub>          | -0.3 | 1.575  | V     |
| Non-EMI Digital I/O Supply  | V <sub>DDIO</sub>         | -0.3 | 3.63   | V     |

**Table 5. DC Absolute Maximum Ratings (continued)** 

| Parameter                                                                            | Symbol                | Min. | Max.      | Units |
|--------------------------------------------------------------------------------------|-----------------------|------|-----------|-------|
| EMI Digital I/O Supply                                                               | V <sub>DDIO.EMI</sub> | -0.3 | 3.63      | V     |
| DC-DC Converter <sup>2</sup>                                                         | DCDC_BATT             | -0.3 | BATT      | V     |
| Input Voltage on Any Digital I/O Pin Relative to Ground                              | _                     | -0.3 | VDDIO+0.3 | V     |
| Input Voltage on USB_DP and USB_DN Pins Relative to Ground <sup>3</sup>              | _                     | -0.3 | 3.63      | V     |
| Analog I/O absolute maximum ratings (exceptions: XTALI, XTALO, RTC_XTALI, RTC_XTALO) | _                     | -0.3 | VDDIO+0.3 | V     |
| Storage Temperature                                                                  | _                     | -40  | 125       | °C    |

TODIO can be applied to PSWITCH through a 10 k $\Omega$  resistor. This is necessary in order to enter the chip's firmware recovery mode. (The on-chip circuitry prevents the actual voltage on the pin from exceeding acceptable levels.)

**Table 6. Electrostatic Discharge Immunity** 

| 169-Pin BGA & 128-Pin LQFP Packages | Tested Level |
|-------------------------------------|--------------|
| Human Body Model (HBM)              | 2 kV         |
| Charge Device Model (CDM)           | 500 V        |
| Machine Model (MM)                  | 200 V        |

<sup>&</sup>lt;sup>2</sup> Application should include a Schottky diode between BATT and VDD4P2.

<sup>3</sup> USB\_DN and USB\_DP can tolerate 5V for up to 24 hours. Note that while 5V is applied to USB\_DN or USB\_DP, LRADC readings can be corrupted.

### 3.1.2 DC Operating Conditions

Table 7 provides the DC recommended operating conditions.

**Table 7. Recommended Power Supply Operating Conditions** 

| Parameter                                                                            | Symbol                                        | Min          | Тур        | Max          | Units |
|--------------------------------------------------------------------------------------|-----------------------------------------------|--------------|------------|--------------|-------|
| Analog Core Supply Voltage                                                           | V <sub>DDA</sub>                              | 1.62         | _          | 2.10         | V     |
| Digital Core Supply Voltage<br>Specification dependent on frequency. <sup>1, 2</sup> | V <sub>DDD</sub>                              | 1.00         | _          | 1.55         | V     |
| Non-EMI Digital I/O Supply Voltage:  • VDDIO33  • VDDIO18                            | V <sub>DDIO33</sub> /V <sub>DDIO18</sub>      | 3.0<br>1.7   | _          | 3.6<br>1.9   | V     |
| EMI Digital I/O Supply Voltage:  • DDR2/mDDR  • LVDDR2                               | V <sub>DDIO.EMI</sub> /V <sub>DDIO_EMIQ</sub> | 1.7<br>1.425 | 1.8<br>1.5 | 1.9<br>1.625 | V     |
| Battery / DCDC Input Voltage - BATT, DCDC_BATT                                       | BATT<br>DCDC_BATT                             | 2.6          | _          | 4.242        | V     |
| VDD5V Supply Voltage (5 V current < 100 mA)                                          | _                                             | 4.40         | 5.00       | 5.25         | ٧     |
| VDD5V Supply Voltage (5V current ≥ 100 mA)                                           | _                                             | 4.75         | 5.00       | 5.25         | V     |
| Offstate Current: <sup>3</sup>                                                       |                                               |              |            |              |       |
| • 32-kHz RTC off, BATT = 4.2 V                                                       | _                                             | _            | 11         | 30           | μΑ    |
| • 32-kHz RTC on, BATT = 4.2 V                                                        | _                                             | _            | 13.5       | 30           | μΑ    |

For optimum USB jitter performance,  $V_{DDD} = 1.35 \text{ V}$  or greater.

**Table 8. Operating Temperature Conditions** 

| Parameter                                                      | Symbol         | Min | Тур | Max | Units |
|----------------------------------------------------------------|----------------|-----|-----|-----|-------|
| Commercial Ambient Operating Temperature Range <sup>1, 2</sup> | T <sub>A</sub> | -10 | _   | 70  | °C    |
| Commercial Junction Temperature Range <sup>1, 2</sup>          | T <sub>J</sub> | -10 | _   | 85  | °C    |
| Industrial Ambient Operating Temperature Range <sup>1, 2</sup> | T <sub>A</sub> | -40 | _   | 85  | °C    |
| Industrial Junction Temperature Range <sup>1, 2</sup>          | T <sub>J</sub> | -40 | _   | 105 | °C    |
| Ambient Operating Temperature Range <sup>1, 2</sup>            | T <sub>A</sub> | -10 | _   | 70  | °C    |
| Package Thermal Impedance, 289-ball MAPBGA <sup>3</sup>        | $\Theta_{JA}$  | _   | _   | 42  | °C/W  |

In most portable systems designs, battery and display specifications will limit the operating range to well within these specifications. Most battery manufacturers recommend enabling battery charge only when the ambient temperature is between 0° and 40°C. To ensure that battery charging does not occur outside the recommended temperature range, the system ambient temperature may be monitored by connecting a thermistor to the LRADC0 or LRADC6 pin on the i.MX28.

<sup>&</sup>lt;sup>2</sup> V<sub>DDD</sub> supply minimum voltage includes 75 mV guardband.

<sup>&</sup>lt;sup>3</sup> When the real-time clock is enabled, the chip consumes additional current in the OFF state to keep the crystal oscillator and the real-time clock running.

- <sup>2</sup> Maximum Ambient Operating Temperature may be limited due to on-chip power dissipation.  $T_{A \text{ (MAX)}} \le T_{J}$  ( $\Theta_{JA} \times P_{D}$ ) where:
  - $T_J = Maximum Junction Temperature$
  - $\Theta_{JA}$  = Package Thermal Impedance
  - PD = Total On-chip Power Dissipation = PVDD4P2 + PBatteryCharger + PDCDC + PLinearRegulators + PInternal. Depending on the application, some of these power dissipation terms may not apply.

PVDD4P2 = VDD4P2 On-Chip Power Dissipation = (VDD5V - VDD4P2) x IDD4P2

PBatteryCharger = Battery Charger On-Chip Power Dissipation = (VDD5V - BATT) x ICHARGE

PDCDC = DC-DC Converter On-Chip Power Dissipation = (BATT x DCDC Input Current) x (1 - efficiency)

PLinearRegulators = Linear Regulator On-Chip Power Dissipation = (VDD5V - VDDIO) x (IDDIO + IDDA + IDDD + IDD1P5) + (VDDIO - VDDA) x (IDDA + IDDD) + (VDDA - VDDD) x IDDD + (VDDA - VDD1P5) x IDD1P5

PInternal = Internal Digital On-Chip Power Dissipation = ~VDDD x IDDD

**Table 9. Recommended Analog Operating Conditions** 

| Parameter                   | Min | Тур   | Max | Units |
|-----------------------------|-----|-------|-----|-------|
| Low Resolution ADC:         |     |       |     |       |
| Input Impedance (CH0 - CH5) | >1  | _     | _   | МΩ    |
| Absolute Accuracy           | _   | ± 1.5 | _   | %     |

Table 10 shows the PSWITCH input characteristics. See the reference schematics for the recommended PSWITCH button circuitry.

**Table 10. PSWITCH Input Characteristics** 

| Parameter                                | HW_PWR_STS_PSWITCH | Min                       | Max  | Units |
|------------------------------------------|--------------------|---------------------------|------|-------|
| PSWITCH LOW LEVEL                        | 0x00               | 0.00                      | 0.30 | V     |
| PSWITCH MID LEVEL & STARTUP <sup>1</sup> | 0x01               | 0.65                      | 1.50 | V     |
| PSWITCH HIGH LEVEL <sup>2</sup>          | 0x11               | (1.1 * VDDXTAL) +<br>0.58 | 2.45 | V     |

A MID LEVEL PSWITCH state can be generated by connecting the VDDXTAL output of the SOC to PSWITCH through a switch.

**Table 11. DC Characteristics** 

| Parameter                           | Min | Тур | Max | Units |
|-------------------------------------|-----|-----|-----|-------|
| Power Dissipation: Conditions - TBD | _   | TBD | 1   | mW    |

Assumes 6-layer PCB and still air. Actual thermal performance may vary based on board and enclosure composition and design.

PSWITCH acts like a high impedance input (>300 k $\Omega$ ) when the voltage applied to it is less than 1.5V. However, above 1.5V it becomes lower impedance. To simplify design, it is recommended that a 10 k $\Omega$  resistor to VDDIO be applied to PSWITCH to set the HIGH LEVEL state (the PSWITCH input can tolerate voltages greater than 2.45 V as long as there is a 10 k $\Omega$  resistor in series to limit the current).

**Table 12. Power Supply Characteristics** 

| Parameter                                                                                                                           | Min | Тур | Max | Units |
|-------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| Linear Regulators                                                                                                                   |     |     | 1   | 1     |
| Output Voltage Accuracy (V <sub>DDIO</sub> , V <sub>DDA</sub> , V <sub>DDM</sub> , V <sub>DDD</sub> ) <sup>1</sup>                  | -1  | _   | +3  | %     |
| V <sub>DDIO</sub> Maximum Output Current (V <sub>DDIO</sub> = 3.30 V, V <sub>DD5V</sub> = 4.75 V) <sup>2, 3</sup>                   | 270 | _   | _   | mA    |
| V <sub>DDIO</sub> Maximum Output Current (V <sub>DDIO</sub> = 3.30 V, V <sub>DD5V</sub> = 4.40 V) <sup>2, 3</sup>                   | 200 | _   | _   | mA    |
| V <sub>DDM</sub> Maximum Output Current (V <sub>DDM</sub> = 1.5 V) <sup>2</sup>                                                     | 160 | _   | _   | mA    |
| V <sub>DDA</sub> Maximum Output Current (V <sub>DDA</sub> = 1.8 V) <sup>2, 3</sup>                                                  | 225 | _   | _   | mA    |
| V <sub>DDD</sub> Maximum Output Current (V <sub>DDD</sub> = 1.2 V) <sup>2, 3</sup>                                                  | 200 | _   | _   | mA    |
| DCDC Converters                                                                                                                     |     |     |     |       |
| Output Voltage Accuracy (DCDC_VDDIO, DCDC_VDDA, DCDC_VDDD) <sup>1</sup>                                                             | -1  | _   | +3  | %     |
| DCDC_VDDD Maximum Output Current (V <sub>DDD</sub> = 1.55 V) <sup>4, 5</sup>                                                        | 250 | _   | _   | mA    |
| DCDC_VDDA Maximum Output Current (V <sub>DDA</sub> = 1.8 V) <sup>4, 5</sup>                                                         | 200 | _   | _   | mA    |
| DCDC_VDDIO Maximum Output Current ( $V_{DDIO} = 3.15 \text{ V}, 3.3 \text{ V} < \text{BATT} < 4.242 \text{ V}$ ) <sup>4, 5, 6</sup> | 250 | _   | _   | mA    |
| DCDC_VDDIO Maximum Output Current ( $V_{DDIO} = 3.15 \text{ V}, 3.0 \text{ V} < \text{BATT} < 4.242 \text{ V}$ ) <sup>4, 5, 6</sup> | 175 | _   | _   | mA    |
| VDD4P2 Regulated Output                                                                                                             |     | 1   | 1   | ı     |
| VDD4P2 Output Voltage Accuracy (TARGET=4.2V) <sup>1</sup>                                                                           | -2  | _   | +1  | %     |
| VDD4P2 Output Current Limit Accuracy (VDD5V = 4.75 V, ILIMIT=480 mA) <sup>7</sup>                                                   | 466 | 480 | 505 | mA    |
| VDD4P2 Output Current Limit Accuracy (VDD5V=4.75 V, ILIMIT=100 mA) <sup>7</sup>                                                     | 95  | 100 | 105 | mA    |
| Battery Charger                                                                                                                     |     | •   | •   | •     |
| Final Charge Voltage Accuracy (TARGET=4.2 V)                                                                                        | -2  | _   | +1  | %     |

<sup>&</sup>lt;sup>1</sup> No load.

 $(V_{DDIO} Load Current + V_{DDM} Load Current + V_{DDA} Load Current) < V_{DDIO} Maximum Output Current (V_{DDA} Load Current + V_{DDD} Load Current) < V_{DDA} Maximum Output Current$ 

Maximum output current measured when output voltage droops 100 mV from the programmed target voltage with no load present.

Because the internal linear regulators are cascaded, it is not possible to simultaneously operate the V<sub>DDIO</sub>, V<sub>DDA</sub>, V<sub>DDM</sub>, and V<sub>DDD</sub> linear regulators at the maximum specified load current. For example, the V<sub>DDIO</sub> linear regulator provides current to both the V<sub>DDIO</sub> 3.3 V supply rail as well as the V<sub>DDM</sub> and V<sub>DDA</sub> linear regulator inputs. Likewise, the V<sub>DDA</sub> linear regulator provides current to both the 1.8 V supply rail as well as the V<sub>DDD</sub> linear regulator input. The application designer should ensure the following two conditions are met:

<sup>&</sup>lt;sup>4</sup> DCDC Double FETs Enabled, Inductor Value = 15 μH.

<sup>&</sup>lt;sup>5</sup> The DCDC Converter is a triple output buck converter. The maximum output current capability of each output of the converter is dependent on the loads on the other two outputs. For a given output, it may be possible to achieve a maximum output current higher than that specified by ensuring the load on the other outputs is well below the maximum.

### 3.1.2.1 Recommended Operating Conditions for Specific Clock Targets

Table 13 through Table 17 provide the recommended operating conditions for specific clock targets.

**Table 13. System Clocks** 

| Name     | Name Min. Freq. (MHz) Max. Freq. (MHz) |     | Description                                   |
|----------|----------------------------------------|-----|-----------------------------------------------|
| clk_gpmi | _                                      | 100 | General purpose memory interface clock domain |
| clk_ssp  | _                                      | 104 | SSP interface clock domain                    |

Table 14. Recommended Operating States—289-Pin BGA Package

| VDDD<br>(V) | VDDD<br>Brown-out<br>(V) | HW_<br>DIGCTRL<br>ARMCACH<br>E <sup>1</sup> | CPUCLK<br>/ clk_p<br>Frequency<br>(MHz) | HW_<br>CLKCTRL<br>CPU_DIV_CP<br>U | HW_<br>CLKCTRL<br>FRAC_<br>CPUFRC<br>/ PFD | AHBCLK<br>/ clk_h<br>Frequency<br>(MHz) | HW_<br>CLKCTRL<br>HBUS_DI<br>V | EMICLK<br>/ clk_emi<br>Frequency<br>(MHz) | HW_<br>CLKCTRL<br>EMI_<br>DIV_EMI | HW_<br>CLKCTRL<br>FRAC_<br>EMIFRAC | Supported<br>DRAM |
|-------------|--------------------------|---------------------------------------------|-----------------------------------------|-----------------------------------|--------------------------------------------|-----------------------------------------|--------------------------------|-------------------------------------------|-----------------------------------|------------------------------------|-------------------|
| 1.000       | 0.925                    | 11                                          | TBD                                     | 5                                 | 27                                         | TBD                                     | 1                              | TBD                                       | 5                                 | 27                                 | DDR2<br>mDDR      |
| 1.225       | 1.125                    | 00                                          | TBD                                     | 1                                 | 33                                         | TBD                                     | 2                              | TBD                                       | 2                                 | 33                                 | DDR2<br>mDDR      |
| 1.350       | 1.250                    | 00                                          | TBD                                     | 1                                 | 24                                         | TBD                                     | 3                              | TBD                                       | 3                                 | 24                                 | DDR2<br>mDDR      |
| 1.400       | 1.300                    | 00                                          | TBD                                     | 1                                 | 22                                         | TBD                                     | 3                              | TBD                                       | 3                                 | 22                                 | DDR2<br>mDDR      |
| 1.525       | 1.425                    | 00                                          | TBD                                     | 1                                 | 19                                         | TBD                                     | 3                              | TBD                                       | 2                                 | 29                                 | DDR2              |
| 1.525       | 1.425                    | 00                                          | TBD                                     | 1                                 | 19                                         | TBD                                     | 3                              | TBD                                       | 3                                 | 19                                 | mDDR              |

All timing control bit fields in HW\_DIGCTRL\_ARMCACHE should be set to the same value.

Table 15. Recommended Operating Conditions—CPU Clock (clk\_p)

| Minimum<br>VDDD (V) | Minimum<br>VDDD <sub>Brown-out</sub> (V) | HW_DIGCTRL<br>ARMCACHE <sup>1</sup> | HW_CLKCTRL<br>FRAC_CPUFRC / PFD | CPUCLK / clk_p<br>Frequency max (MHz) |
|---------------------|------------------------------------------|-------------------------------------|---------------------------------|---------------------------------------|
| 1.000               | 0.925                                    | 11                                  | 25 - 35                         | TBD                                   |
| 1.200               | 1.100                                    | 00                                  | 18 - 35                         | TBD                                   |
| 1.350               | 1.250                                    | 00                                  | 18 - 35                         | TBD                                   |
| 1.400               | 1.300                                    | 00                                  | 18 - 35                         | TBD                                   |
| 1.525               | 1.425                                    | 00                                  | 18 - 35                         | TBD                                   |

<sup>&</sup>lt;sup>1</sup> All timing control bit fields in HW\_DIGCTRL\_ARMCACHE should be set to the same value.

<sup>&</sup>lt;sup>6</sup> Assumes simultaneous load of IDDD = 250 mA@ 1.55 V and IDDA = 200 mA@1.8 V.

<sup>&</sup>lt;sup>7</sup> Untuned.

Table 16. Recommended Operating Conditions—AHB Clock (clk\_h)

| Minimum<br>VDDD (V) | Minimum<br>VDDD <sub>Brown-out</sub> (V) | HW_DIGCTRL<br>ARMCACHE <sup>1</sup> | HW_CLKCTRL<br>FRAC_CPUFRC / PFD | AHBCLK / clk_h<br>Frequency max (MHz) |
|---------------------|------------------------------------------|-------------------------------------|---------------------------------|---------------------------------------|
| 1.000               | 0.925                                    | 11                                  | 25 - 35                         | TBD                                   |
| 1.200               | 1.100                                    | 00                                  | 18 - 35                         | TBD                                   |
| 1.225               | 1.125                                    | 00                                  | 18 - 35                         | TBD                                   |
| 1.300               | 1.200                                    | 00                                  | 18 - 35                         | TBD                                   |
| 1.425               | 1.325                                    | 00                                  | 18 - 35                         | TBD                                   |
| 1.475               | 1.375                                    | 00                                  | 18 - 35                         | TBD                                   |

<sup>&</sup>lt;sup>1</sup> All timing control bit fields in HW\_DIGCTRL\_ARMCACHE should be set to the same value.

Table 17. Frequency vs. Voltage for EMICLK—289-Pin BGA Package

| Minimum  | Minimum                      | EMICLK Fmax (MHz) |      |  |
|----------|------------------------------|-------------------|------|--|
| VDDD (V) | VDDD <sub>Brownout</sub> (V) | DDR2              | mDDR |  |
| 1.55     | 1.45                         | TBD               | TBD  |  |
| 1.45     | 1.35                         | TBD               | TBD  |  |
| 1.30     | 1.20                         | TBD               | TBD  |  |
| 1.20     | 1.10                         | TBD               | TBD  |  |
| 1.00     | 0.925                        | TBD               | TBD  |  |

### 3.1.3 Fusebox Supply Current Parameters

Table 18 lists the fusebox supply current parameters.

**Table 18. Fusebox Supply Current Parameters** 

| Parameter                                                                               | Symbol            | Min   | Тур   | Max   | Units |
|-----------------------------------------------------------------------------------------|-------------------|-------|-------|-------|-------|
| eFuse Program Current <sup>1</sup> Current to program one eFuse bit efuse_vddq=2.5V     | Iprogram          | 21.39 | 25.05 | 33.54 | mA    |
| eFuse Read Current <sup>2</sup> Current to read an 8-bit eFuse word vdd_fusebox = 3.3 V | I <sub>read</sub> | _     | _     | 4.07  | mA    |

The current I<sub>program</sub> is during program time.

 $<sup>^{2}\,</sup>$  The current  $I_{read}$  is present for approximately 10 ns of the read access to the 8-bit word.

#### 3.1.4 Interface Frequency Limits

Table 19 provides information for interface frequency limits.

**Table 19. Interface Frequency Limits** 

| Parameter                        | Min. | Тур.        | Max. | Units |
|----------------------------------|------|-------------|------|-------|
| JTAG: TCK Frequency of Operation | _    | _           | 30   | MHz   |
| OSC24M_XTAL Oscillator           | _    | 24          | _    | MHz   |
| OSC32K_XTAL Oscillator           | _    | 32.768/32.0 | _    | KHz   |

#### 3.1.5 Power Modes

Table 20 describes the core, clock, and module settings for the different power modes of the processor.

**Table 20. Power Mode Settings** 

| Core/Clock/Module       |     | Deep-Sleep | Standby | Run (300 MHz)  | Run (454 MHz)  |
|-------------------------|-----|------------|---------|----------------|----------------|
| ARM Core                |     | Off        | Off     | Active@300 MHz | Active@454 MHz |
| USB0 PLL (System PLL)   |     | Off        | Off     | On             | On             |
| OSC24M                  |     | Off        | On      | On             | On             |
| OSC32K                  |     | On         | On      | On             | On             |
| DCDC                    |     | Off        | On      | On             | On             |
| RTC                     |     | On         | On      | On             | On             |
| Other Modules           |     | Off        | Off     | On             | On             |
| Powered by battery (mA) | TYP | TBD        | TBD     | TBD            | TBD            |
|                         | MAX | TBD        | TBD     | TBD            | TBD            |
| Powered by 5 V (mA)     | TYP | TBD        | TBD     | TBD            | TBD            |
|                         | MAX | TBD        | TBD     | TBD            | TBD            |

# 3.1.6 Supply Power-Up/Power-Down Requirements

There is no special power-up sequence. After applying 5 V or battery in any order, the rest of the power supplies are internally generated and automatically come up in a safe way.

There is no special power-down sequence. 5 V or the battery can be removed at any time.

### 3.1.7 Reset Timing

Because the i.MX28 is a PMU and an SoC, power-on reset is generated internally and there is no timing requirement on external pins.

The i.MX28 can be reset by asserting the exernal pin RESETN for at least 100 mS and later deasserting RESETN.

If the reset occurs while the device only powered by the battery, then the reset kills all of the power supplies; and the system reboots on the assertion of PSWITCH, or immediately if auto-restart is set up ahead of time.

If the chip is powered by 5 V, then the reset serves to reset the digital sections of the chip. If the DCDC is operating at the time of the reset, then power switches back to the default linear regulators powered by 5 V.



Figure 2. RESETN Timing

#### 3.2 I/O DC Parameters

This section includes the DC parameters of the following I/O types:

- DDR I/O: Mobile DDR (LPDDR1), standard 1.8 V DDR2, and low-voltage 1.5 V DDR2 (LVDDR2)
- General purpose I/O (GPIO)

#### 3.2.1 DDR I/O DC Parameters

Table 21 shows the EMI digital pin DC characteristics.

#### NOTE

The current values and the I-V curves of the I/O DC characteristics are estimated based on an overly conservative device model. They will be updated upon the measurement results of the first silicon.

Table 21. EMI Digital Pin DC Characteristics

| Parameter                             | Symbol                    | Min.            | Max.            | Units |
|---------------------------------------|---------------------------|-----------------|-----------------|-------|
| Core supply voltage                   | VDDD                      | 1.08            | 1.32            | ٧     |
| 3.3V I/O supply voltage               | VDDIO33 /<br>VDDIO33_EMI  | 3               | 3.6             | V     |
| I/O Voltage (LVDDR2 Mode)             | VDDIO_EMI /<br>VDDIO_EMIQ | 1.425           | 1.575           | V     |
| I/O Voltage (mDDR Mode, DDR2<br>Mode) | VDDIO_EMI                 | 1.7             | 1.9             | V     |
| Input voltage high (dc)               | VIH                       | VREF + 0.125    | VDDIO_EMI + 0.3 | V     |
| Input voltage low (dc)                | VIL                       | 0.3             | VREF - 0.125    | V     |
| Output voltage high (dc)              | VOH                       | 0.8 * VDDIO_EMI | _               | V     |
| Output voltage low (dc)               | VOL                       | -               | 0.2 * VDDIO_EMI | V     |

Table 21. EMI Digital Pin DC Characteristics (continued)

| Parameter                  | Symbol                | Min. | Max. | Units |
|----------------------------|-----------------------|------|------|-------|
| Output source current (dc) | IOH <sup>1</sup> —Low | 8.6  | 20.3 | mA    |
| LVDDR2 Mode                | IOH—Medium            | 13.5 | 32   | mA    |
|                            | IOH—High              | 17.2 | 40.7 | mA    |
| Output sink current (dc)   | IOL <sup>2</sup> —Low | 8.9  | 26.3 | mA    |
| LVDDR2 Mode                | IOL—Medium            | 14.1 | 41.4 | mA    |
|                            | IOL—High              | 17.9 | 52.7 | mA    |
| Output source current (dc) | IOH—Low               | 7.5  | 17.6 | mA    |
| mDDR, DDR2 Mode            | IOH—Medium            | 15.1 | 35.2 | mA    |
|                            | IOH—High              | 20.7 | 48.5 | mA    |
| Output sink current (dc)   | IOL—Low               | 8    | 22.7 | mA    |
| mDDR, DDR2 Mode            | IOL—Medium            | 16   | 45.3 | mA    |
|                            | IOL—High              | 22   | 62.3 | mA    |

<sup>&</sup>lt;sup>1</sup> IOH is the output current at which the VOH specification is met.

Table 22 shows the ON impedance of EMI drivers for different drive strengths.

Table 22. ON Impedance of EMI Drivers for Different Drive Strengths

| Mode      | Drive  | Min. (Ω) | <b>Typ. (</b> Ω <b>)</b> | Max. ( $\Omega$ ) |
|-----------|--------|----------|--------------------------|-------------------|
| 1.5       | Low    | 23       | 34                       | 52                |
| LVDDR2    | Medium | 14       | 22                       | 33                |
|           | High   | 11       | 17                       | 26                |
| 1.8       | Low    | 30       | 46                       | 66                |
| DDR2/mDDR | Medium | 15       | 23                       | 33                |
|           | High   | 11       | 17                       | 24                |

Table 23 shows the external devices supported by the EMI.

Table 23. External Devices Supported by the EMI

| DRAM Device | Max Load <sup>1, 2</sup> | Pad Voltage |
|-------------|--------------------------|-------------|
| DDR2        | 15 pF                    | 1.8 V       |
| mDDR        | 15 pF                    | 1.8 V       |
| LVDDR2      | 15 pF                    | 1.5 V       |

<sup>1</sup> Max load includes capacitive load due to PCB traces, pad capacitance and driver self-loading.

<sup>&</sup>lt;sup>2</sup> IOL is the output current at which the VOL specification is met.

Setting is for worst case. Freescale's EMI interface uses less powerful drivers than those typically used in mDDR devices. A possible transmission-line effect on the PC board must be suppressed by minimizing the trace length combined with Freescale's slower edge-rate drivers. The i.MX28 provides up to 16 mA programmable drive strength. However, the 16-mA mode is an experimental mode. With the 16-mA mode, the EMI function may be impaired by simultaneous switching output (SSO) noise. In general, the stronger the driver mode, the noisier the on-chip power supply. Freescale recommends not using a stronger driver mode than is required. Because on-chip power and ground noise is proportional to the inductance of its return path, users should make their best effort to reduce inductance between the EMI power and ground balls and the PC board power and ground planes.

Figure 3, Figure 4, Figure 5, and Figure 6 show the EMI pulldown characteristics for the different modes.



Figure 3. EMI Driver Pulldown Characteristics for LVDDR2 Mode



Figure 4. EMI Driver Pullup Characteristics for LVDDR2 Mode



Figure 5. EMI Driver Pulldown Characteristics for DDR2/LPDDR Mode



Figure 6. EMI Driver Pullup Characteristics for DDR2/LPDDR Mode

#### 3.2.2 GPIO I/O DC Parameters

Max load includes capacitive load due to PCB traces, pad capacitance and driver self-loading. For the internal pull.up setting of each pad, see the "Pin Control and GPIO" section of the reference manual.

Table 24. Digital Pin DC Characteristics for GPIO in 3.3-V Mode

| Parameter                                                                        | Symbol     | Min         | Max   | Units |
|----------------------------------------------------------------------------------|------------|-------------|-------|-------|
| Core supply voltage                                                              | VDDD       | 1.08        | 1.32  | V     |
| 3.3V I/O supply voltage                                                          | VDDIO33    | 3           | 3.6   | V     |
| Input voltage high (dc)                                                          | VIH        | 2           | VDDIO | V     |
| Input voltage low (dc)                                                           | VIL        | _           | 0.8   | V     |
| Output voltage high (dc)                                                         | VOH        | 0.8 × VDDIO | _     | V     |
| Output voltage low (dc)                                                          | VOL        | _           | 0.4   | V     |
| Output source current <sup>1</sup> (dc)                                          | IOH – 4mA  | 3.8         | 6.8   | mA    |
| gpio, gpio_f, and gpio_nobs                                                      | IOH – 8mA  | 7.6         | 13.6  | mA    |
|                                                                                  | IOH – 12mA | 11.4        | 20.4  | mA    |
| Output sink current <sup>1</sup> (dc) <i>gpio, gpio_f</i> , and <i>gpio_nobs</i> | IOL – 4mA  | 4           | 8.1   | mA    |
|                                                                                  | IOL – 8mA  | 8.1         | 16.4  | mA    |
|                                                                                  | IOL – 12mA | 12.1        | 24.5  | mA    |

Table 24. Digital Pin DC Characteristics for GPIO in 3.3-V Mode (continued)

| Parameter                                          | Symbol     | Min  | Max  | Units |
|----------------------------------------------------|------------|------|------|-------|
| Output source current <sup>1</sup> (dc)            | IOH – 8mA  | 7.6  | 13.6 | mA    |
| gpio_clk                                           | IOH – 16mA | 15.2 | 27.2 | mA    |
| Output sink current <sup>1</sup> (dc)              | IOL – 8mA  | 8.1  | 15.4 | mA    |
| gpio_clk                                           | IOL – 16mA | 16.2 | 30.9 | mA    |
| Output source current <sup>1</sup> (dc)<br>gpio_hc | IOH – 4mA  | 4.1  | 7.2  | mA    |
|                                                    | IOH – 16mA | 15.2 | 27.2 | mA    |
|                                                    | IOH – 20mA | 19.3 | 34.4 | mA    |
| Output sink current (dc)                           | IOL – 4mA  | 4    | 8.1  | mA    |
| gpio_hc                                            | IOL – 16mA | 16.3 | 33.1 | mA    |
|                                                    | IOL – 20mA | 20.3 | 41.2 | mA    |
| 10-K pull-up resistance <sup>2</sup>               | Rpu10k     | 8    | 12   | ΚΩ    |
| 47-K pull-up resistance <sup>2</sup>               | Rpu47k     | 39   | 56   | ΚΩ    |

<sup>&</sup>lt;sup>1</sup> The conditions of the current measurements for all different drives are as follows:

IOL: @ 0.4 V

IOH: @ VDDIO - 0.4 V

Maximum corner for 3.3 V mode: 3.6 V, 0°C, fast process. Minimum corner for 3.3 V mode: 3.0 V, 125°C, slow process

Table 25. Digital Pin DC Characteristics for GPIO in 1.8 V Mode

|                                    | Symbol     | Min           | Max           | Units |
|------------------------------------|------------|---------------|---------------|-------|
| Core supply voltage                | VDDD       | 1.08          | 1.32          | V     |
| 1.8 V I/O supply voltage           | VDDIO18    | 1.7           | 1.9           | V     |
| Input voltage high (DC)            | VIH        | 0.8 × VDDIO18 | VDDIO18       | V     |
| Input voltage low (DC)             | VIL        | _             | 0.2 × VDDIO18 | V     |
| Output voltage high (DC)           | VOH        | 0.9 * VDDIO18 | _             | V     |
| Output voltage low (DC)            | VOL        | _             | 0.1 × VDDIO18 | V     |
| Output source current <sup>1</sup> | IOH – 4mA  | 3.6           | 7             | mA    |
| (DC) gpio, gpio_f, and             | IOH – 8mA  | 7.1           | 14            | mA    |
| gpio_nobs                          | IOH – 12mA | 10.7          | 21            | mA    |
| Output sink current <sup>1</sup>   | IOL – 4mA  | 4             | 8.1           | mA    |
| (DC)<br>gpio, gpio_f, and          | IOL – 8mA  | 8.1           | 16.4          | mA    |
| gpio_nobs                          | IOL – 12mA | 12.1          | 24.5          | mA    |

 $<sup>^2\,</sup>$  See the i.MX28 reference manual for detailed pull-up configuration of each I/O.

Table 25. Digital Pin DC Characteristics for GPIO in 1.8 V Mode (continued)

|                                      | Symbol     | Min  | Max  | Units |
|--------------------------------------|------------|------|------|-------|
| Output source current <sup>1</sup>   | IOH – 8mA  | 7.1  | 13.9 | mA    |
| (DC)<br>gpio_clk                     | IOH – 16mA | 14.2 | 27.8 | mA    |
| Output sink current <sup>1</sup>     | IOL – 8mA  | 8.1  | 15.4 | mA    |
| (DC)<br>gpio_clk                     | IOL – 16mA | 16.2 | 30.9 | mA    |
| Output source current <sup>1</sup>   | IOH – 4mA  | 3.5  | 6.9  | mA    |
| (DC)<br>gpio_hc                      | IOH – 16mA | 14.1 | 28   | mA    |
|                                      | IOH – 20mA | 17.6 | 34.9 | mA    |
| Output sink current <sup>1</sup>     | IOL – 4mA  | 4    | 8.1  | mA    |
| (DC)<br>gpio_hc                      | IOL – 16mA | 16.3 | 33.1 | mA    |
|                                      | IOL – 20mA | 20.3 | 41.2 | mA    |
| 10-K pull-up resistance <sup>2</sup> | Rpu10k     | 8    | 12   | ΚΩ    |
| 47-K pull-up resistance <sup>2</sup> | Rpu47k     | 39   | 56   | ΚΩ    |

<sup>&</sup>lt;sup>1</sup> The condition of the current measurements for all different drives are as follows:

IOL: @ 0.4 V

IOH @ VDDIO - 0.4 V

Maximum corner for 1.8 V mode: 1.9 V, 0C, Fast process. Minimum corner for 1.8 V mode: 1.7 V, 125C, Slow process

# 3.3 I/O AC Timing and Parameters

Figure 7 and Figure 8 show the Driver Used for AC Simulation Testpoint and the Output Pad Transition Waveform.

# **Driver Used for AC simulation**



Figure 7. Driver Used for AC Simulation Testpoint

<sup>&</sup>lt;sup>2</sup> See the i.MX28 reference manual for detailed pull-up configuration of each I/O.

# **Output Pad Transition Waveform**



Figure 8. Output Pad Transition Waveform

Table 26 shows the base GPIO AC timing and parameters.

Table 26. Base GPIO

| Parameters            | Symbol | Test Voltage | Test Capacitance |      | in<br>e/Fall | MaxRi | se/Fall | Units | Notes |
|-----------------------|--------|--------------|------------------|------|--------------|-------|---------|-------|-------|
| Duty cycle            | Fduty  | _            | _                | _    | _            | _     | _       | %     | _     |
| Output pad transition | tpr    | 1.7~1.9V     | 10pF             | 0.82 | 0.91         | 1.93  | 1.97    | ns    | _     |
| times (maximum drive) |        | 1.7~1.9V     | 20pF             | 1.18 | 1.22         | 2.69  | 2.71    |       | _     |
|                       |        | 1.7~1.9V     | 50pF             | 2.11 | 2.03         | 4.62  | 4.44    |       | _     |
|                       |        | 3.0~3.6V     | 10pF             | 1.04 | 1.08         | 2.46  | 2.18    |       | _     |
|                       |        | 3.0~3.6V     | 20pF             | 1.42 | 1.5          | 3.29  | 3       |       | _     |
|                       |        | 3.0~3.6V     | 50pF             | 2.46 | 2.61         | 5.34  | 5.12    |       | _     |
| Output pad transition | tpr    | 1.7~1.9V     | 10pF             | 1.02 | 1.08         | 2.34  | 2.38    | ns    | _     |
| times (medium drive)  |        | 1.7~1.9V     | 20pF             | 1.51 | 1.5          | 3.34  | 3.28    |       | _     |
|                       |        | 1.7~1.9V     | 50pF             | 2.91 | 2.62         | 6.24  | 5.67    |       | _     |
|                       |        | 3.0~3.6V     | 10pF             | 1.26 | 1.29         | 2.9   | 2.6     |       | _     |
|                       |        | 3.0~3.6V     | 20pF             | 1.8  | 1.88         | 4     | 3.67    |       | _     |
|                       |        | 3.0~3.6V     | 50pF             | 3.3  | 3.46         | 6.91  | 6.64    |       | _     |
| Output pad transition | tpr    | 1.7~1.9V     | 10pF             | 1.62 | 1.68         | 3.65  | 3.68    | ns    | _     |
| times (low drive)     |        | 1.7~1.9V     | 20pF             | 2.55 | 2.45         | 5.59  | 5.37    |       | _     |
|                       |        | 1.7~1.9V     | 50pF             | 5.42 | 4.62         | 11.46 | 10.01   |       | _     |
|                       |        | 3.0~3.6V     | 10pF             | 1.95 | 2.12         | 4.43  | 4.25    |       | _     |
|                       |        | 3.0~3.6V     | 20pF             | 2.96 | 3.21         | 6.36  | 6.25    |       | _     |
|                       |        | 3.0~3.6V     | 50pF             | 5.89 | 6.39         | 12.02 | 12.18   |       | _     |

Table 26. Base GPIO (continued)

| Parameters           | Symbol | Test Voltage | Test Capacitance |      | in<br>e/Fall | MaxRi | se/Fall | Units | Notes |
|----------------------|--------|--------------|------------------|------|--------------|-------|---------|-------|-------|
| Output pad slew rate | tps    | 1.7~1.9V     | 10pF             | 1.39 | 1.25         | 0.53  | 0.52    | V/ns  | _     |
| (maximum drive)      |        | 1.7~1.9V     | 20pF             | 0.97 | 0.93         | 0.38  | 0.38    |       | _     |
|                      |        | 1.7~1.9V     | 50pF             | 0.54 | 0.56         | 0.22  | 0.23    |       | _     |
|                      |        | 3.0~3.6V     | 10pF             | 2.08 | 2.00         | 0.73  | 0.83    |       | _     |
|                      |        | 3.0~3.6V     | 20pF             | 1.52 | 1.44         | 0.55  | 0.60    |       | _     |
|                      |        | 3.0~3.6V     | 50pF             | 0.88 | 0.83         | 0.34  | 0.35    |       | _     |
| Output pad slew rate | tps    | 1.7~1.9V     | 10pF             | 1.12 | 1.06         | 0.44  | 0.43    | V/ns  | _     |
| (medium drive)       |        | 1.7~1.9V     | 20pF             | 0.75 | 0.76         | 0.31  | 0.31    |       | _     |
|                      | _      | 1.7~1.9V     | 50pF             | 0.39 | 0.44         | 0.16  | 0.18    |       | _     |
|                      |        | 3.0~3.6V     | 10pF             | 1.71 | 1.67         | 0.62  | 0.69    |       | _     |
|                      |        | 3.0~3.6V     | 20pF             | 1.20 | 1.15         | 0.45  | 0.49    |       | _     |
|                      |        | 3.0~3.6V     | 50pF             | 0.65 | 0.62         | 0.26  | 0.27    |       | _     |
| Output pad slew rate | tps    | 1.7~1.9V     | 10pF             | 1.17 | 1.13         | 0.47  | 0.46    | V/ns  | _     |
| (low drive)          |        | 1.7~1.9V     | 20pF             | 0.75 | 0.78         | 0.30  | 0.32    |       | _     |
|                      |        | 1.7~1.9V     | 50pF             | 0.35 | 0.41         | 0.15  | 0.17    |       | _     |
|                      |        | 3.0~3.6V     | 10pF             | 1.11 | 1.02         | 0.41  | 0.42    |       | _     |
|                      |        | 3.0~3.6V     | 20pF             | 0.73 | 0.67         | 0.28  | 0.29    |       | _     |
|                      |        | 3.0~3.6V     | 50pF             | 0.37 | 0.34         | 0.15  | 0.15    |       | _     |
| Input pad average    | tih    | 1.7 V-1.9 V  | _                | 10   | 00           | 7     | 5       | mV    | _     |
| hysteresis           |        | 3.0 V-3.6 V  |                  | 10   | 00           | 5     | 0       |       | _     |

Table 27 shows the F-type GPIO AC timing and parameters.

Table 27. F-type GPIO

| Parameters                                      | Symbol | Test Voltage | Test Capacitance | Min Ri | se/Fall | Max Ri | se/Fall | Units | Notes |
|-------------------------------------------------|--------|--------------|------------------|--------|---------|--------|---------|-------|-------|
| Duty cycle                                      | Fduty  | _            | _                | _      | _       | _      | _       | %     | _     |
| Output pad transition tpr times (maximum drive) | tpr    | 1.7~1.9V     | 10pF             | 0.58   | 0.61    | 1.29   | 1.33    | ns    | _     |
|                                                 |        | 1.7~1.9V     | 20pF             | 0.89   | 0.88    | 1.94   | 1.88    |       | _     |
|                                                 |        |              | 1.7~1.9V         | 50pF   | 1.83    | 1.59   | 3.88    | 3.39  |       |
|                                                 |        | 3.0~3.6V     | 10pF             | 0.71   | 0.68    | 1.47   | 1.34    |       | _     |
|                                                 |        | 3.0~3.6V     | 20pF             | 1.02   | 1.04    | 2.11   | 1.99    |       | _     |
|                                                 |        | 3.0~3.6V     | 50pF             | 1.98   | 2.09    | 3.97   | 3.96    |       | _     |

Table 27. F-type GPIO (continued)

| Parameters            | Symbol | Test Voltage | Test Capacitance | Min Ri | se/Fall | Max Ri | se/Fall | Units | Notes |
|-----------------------|--------|--------------|------------------|--------|---------|--------|---------|-------|-------|
| Output pad transition | tpr    | 1.7~1.9V     | 10pF             | 0.76   | 0.76    | 1.68   | 1.61    | ns    | _     |
| times (medium drive)  |        | 1.7~1.9V     | 20pF             | 1.23   | 1.13    | 2.63   | 2.38    |       | _     |
|                       |        | 1.7~1.9V     | 50pF             | 2.66   | 2.18    | 5.61   | 4.6     |       | _     |
|                       |        | 3.0~3.6V     | 10pF             | 0.9    | 0.88    | 1.84   | 1.7     |       | _     |
|                       |        | 3.0~3.6V     | 20pF             | 1.36   | 1.4     | 2.76   | 2.67    |       | _     |
|                       |        | 3.0~3.6V     | 50pF             | 2.85   | 3.02    | 5.59   | 5.67    |       | _     |
| Output pad transition | tpr    | 1.7~1.9V     | 10pF             | 1.32   | 1.26    | 2.88   | 2.72    | ns    | _     |
| times (low drive)     |        | 1.7~1.9V     | 20pF             | 2.27   | 1.98    | 4.84   | 4.23    |       | _     |
|                       |        | 1.7~1.9V     | 50pF             | 5.23   | 4.13    | 10.95  | 8.8     |       | _     |
|                       |        | 3.0~3.6V     | 10pF             | 1.46   | 1.55    | 3.05   | 3       |       | _     |
|                       |        | 3.0~3.6V     | 20pF             | 2.46   | 2.62    | 4.92   | 5.02    |       | _     |
|                       |        | 3.0~3.6V     | 50pF             | 5.56   | 5.96    | 10.78  | 11.22   |       | _     |
| Output pad slew rate  | tps    | 1.7~1.9V     | 10pF             | 1.97   | 1.87    | 0.79   | 0.77    | ns    | _     |
| (maximum drive)       |        | 1.7~1.9V     | 20pF             | 1.28   | 1.30    | 0.53   | 0.54    |       | _     |
|                       | -      | 1.7~1.9V     | 50pF             | 0.62   | 0.72    | 0.26   | 0.30    |       | _     |
|                       |        | 3.0~3.6V     | 10pF             | 3.04   | 3.18    | 1.22   | 1.34    |       | _     |
|                       |        | 3.0~3.6V     | 20pF             | 2.12   | 2.08    | 0.85   | 0.90    |       | _     |
|                       |        | 3.0~3.6V     | 50pF             | 1.09   | 1.03    | 0.45   | 0.45    |       | _     |
| Output pad slew rate  | tps    | 1.7~1.9V     | 10pF             | 1.50   | 1.50    | 0.61   | 0.63    | ns    |       |
| (medium drive)        |        | 1.7~1.9V     | 20pF             | 0.93   | 1.01    | 0.39   | 0.43    |       | _     |
|                       |        | 1.7~1.9V     | 50pF             | 0.43   | 0.52    | 0.18   | 0.22    |       | _     |
|                       |        | 3.0~3.6V     | 10pF             | 2.40   | 2.45    | 0.98   | 1.06    |       | _     |
|                       |        | 3.0~3.6V     | 20pF             | 1.59   | 1.54    | 0.65   | 0.67    |       | _     |
|                       |        | 3.0~3.6V     | 50pF             | 0.76   | 0.72    | 0.32   | 0.32    |       | _     |
| Output pad slew rate  | tps    | 1.7~1.9V     | 10pF             | 1.44   | 1.51    | 0.59   | 0.63    | ns    |       |
| (low drive)           |        | 1.7~1.9V     | 20pF             | 0.84   | 0.96    | 0.35   | 0.40    |       | _     |
|                       |        | 1.7~1.9V     | 50pF             | 0.36   | 0.46    | 0.16   | 0.19    |       | _     |
|                       |        | 3.0~3.6V     | 10pF             | 1.48   | 1.39    | 0.59   | 0.60    |       | _     |
|                       |        | 3.0~3.6V     | 20pF             | 0.88   | 0.82    | 0.37   | 0.36    |       | _     |
|                       |        | 3.0~3.6V     | 50pF             | 0.39   | 0.36    | 0.17   | 0.16    |       | _     |
| Input pad average     | tih    | 1.7 V-1.9 V  | _                | 10     | 00      | 7      | 5       | mV    | _     |
| hysteresis            |        | 3.0 V-3.6 V  | _                | 10     | 00      | 5      | 0       |       | _     |

Table 28 shows the HC-type GPIO AC timing and parameters.

Table 28. HC-Type GPIO

| Parameters               | Symbol | Test Voltage | Test Capacitance | Min Ri | se/Fall | Max Ri | se/Fall | Units | Notes |
|--------------------------|--------|--------------|------------------|--------|---------|--------|---------|-------|-------|
| Duty cycle               | Fduty  | _            | _                | _      | _       | _      | _       | %     | _     |
| Output pad transition    | tpr    | 1.7~1.9V     | 10pF             | 1.06   | 0.95    | 2.28   | 2.16    | ns    | _     |
| times (maximum<br>drive) |        | 1.7~1.9V     | 20pF             | 1.27   | 1.22    | 2.81   | 2.77    |       | _     |
| ,                        |        | 1.7~1.9V     | 50pF             | 1.9    | 1.85    | 4.2    | 4.07    |       | _     |
|                          |        | 3.0~3.6V     | 10pF             | 1.09   | 1.1     | 2.6    | 2.32    |       | _     |
|                          |        | 3.0~3.6V     | 20pF             | 1.39   | 1.44    | 3.3    | 2.99    |       | _     |
|                          |        | 3.0~3.6V     | 50pF             | 2.14   | 2.26    | 4.87   | 4.51    |       | _     |
| Output pad transition    | tpr    | 1.7~1.9V     | 10pF             | 1      | 1.09    | 2.31   | 2.47    | ns    | _     |
| times (medium drive)     |        | 1.7~1.9V     | 20pF             | 1.33   | 1.4     | 3.01   | 3.13    |       | _     |
|                          |        | 1.7~1.9V     | 50pF             | 2.12   | 2.12    | 4.71   | 4.72    |       | _     |
|                          |        | 3.0~3.6V     | 10pF             | 1.26   | 1.28    | 3.02   | 2.66    |       | _     |
|                          |        | 3.0~3.6V     | 20pF             | 1.6    | 1.68    | 3.83   | 3.43    |       | _     |
|                          |        | 3.0~3.6V     | 50pF             | 2.5    | 2.64    | 5.67   | 5.22    |       | _     |
| Output pad transition    | tpr    | 1.7~1.9V     | 10pF             | 1.65   | 1.7     | 3.71   | 3.76    | ns    | _     |
| times (low drive)        |        | 1.7~1.9V     | 20pF             | 2.58   | 2.47    | 5.63   | 5.4     |       | _     |
|                          |        | 1.7~1.9V     | 50pF             | 5.44   | 4.64    | 11.51  | 10.07   |       | _     |
|                          |        | 3.0~3.6V     | 10pF             | 1.9    | 2.15    | 4.32   | 4.3     |       | _     |
|                          |        | 3.0~3.6V     | 20pF             | 2.84   | 3.23    | 6.16   | 6.34    |       | _     |
|                          |        | 3.0~3.6V     | 50pF             | 5.65   | 6.42    | 11.48  | 12.27   |       | _     |
| Output pad slew rate     | tps    | 1.7~1.9V     | 10pF             | 1.08   | 1.20    | 0.45   | 0.47    | ns    | _     |
| (maximum drive)          |        | 1.7~1.9V     | 20pF             | 0.90   | 0.93    | 0.36   | 0.37    |       | _     |
|                          |        | 1.7~1.9V     | 50pF             | 0.60   | 0.62    | 0.24   | 0.25    |       | _     |
|                          |        | 3.0~3.6V     | 10pF             | 1.98   | 1.96    | 0.69   | 0.78    |       | _     |
|                          |        | 3.0~3.6V     | 20pF             | 1.55   | 1.50    | 0.55   | 0.60    |       | _     |
|                          |        | 3.0~3.6V     | 50pF             | 1.01   | 0.96    | 0.37   | 0.40    |       | _     |
| Output pad slew rate     | tps    | 1.7~1.9V     | 10pF             | 1.14   | 1.05    | 0.44   | 0.41    | ns    | _     |
| (medium drive)           |        | 1.7~1.9V     | 20pF             | 0.86   | 0.81    | 0.34   | 0.33    |       | _     |
|                          |        | 1.7~1.9V     | 50pF             | 0.54   | 0.54    | 0.22   | 0.22    |       | _     |
|                          |        | 3.0~3.6V     | 10pF             | 1.71   | 1.69    | 0.60   | 0.68    |       | _     |
|                          |        | 3.0~3.6V     | 20pF             | 1.35   | 1.29    | 0.47   | 0.52    |       | _     |
|                          |        | 3.0~3.6V     | 50pF             | 0.86   | 0.82    | 0.32   | 0.34    |       | _     |

Table 28. HC-Type GPIO (continued)

| Parameters           | Symbol | Test Voltage | Test Capacitance | Min Ri | se/Fall | Max Ri      | se/Fall | Units | Notes |   |   |  |   |
|----------------------|--------|--------------|------------------|--------|---------|-------------|---------|-------|-------|---|---|--|---|
| Output pad slew rate | tps    | 1.7~1.9V     | 10pF             | 1.15   | 1.12    | 0.46        | 0.45    | ns    | _     |   |   |  |   |
| (low drive)          |        | 1.7~1.9V     | 20pF             | 0.74   | 0.77    | 0.30        | 0.31    |       | _     |   |   |  |   |
|                      |        | 1.7~1.9V     | 50pF             | 0.35   | 0.41    | 0.15        | 0.17    |       | _     |   |   |  |   |
|                      |        | 3.0~3.6V     | 10pF             | 1.14   | 1.00    | 0.42        | 0.42    |       | _     |   |   |  |   |
|                      |        | 3.0~3.6V     | 20pF             | 0.76   | 0.67    | 0.29        | 0.28    |       | _     |   |   |  |   |
|                      |        | 3.0~3.6V     | 50pF             | 0.38   | 0.34    | 0.16        | 0.15    |       | _     |   |   |  |   |
| Input pad average    | tih    | 1.7 V–1.9 V  | _                | 10     | 00      | 7           | 5       | mV    | _     |   |   |  |   |
| hysteresis           |        |              |                  |        |         | 3.0 V-3.6 V | _       | 10    | 00    | 5 | 0 |  | _ |

Table 29 shows the CLK-type GPIO AC timing and parameters.

Table 29. CLK-Type GPIO

| Parameters               | Symbol | Test Voltage | Test Capacitance | Min Ri | se/Fall | Max R | ise/Fall | units    | Notes |
|--------------------------|--------|--------------|------------------|--------|---------|-------|----------|----------|-------|
| Duty cycle               | Fduty  | _            | _                | _      | _       | _     | _        | %        |       |
| Output pad transition    | tpr    | 1.7~1.9V     | 10pF             | 0.48   | 0.52    | 1.08  | 1.12     | ns       | _     |
| times (maximum<br>drive) |        | 1.7~1.9V     | 20pF             | 0.72   | 0.74    | 1.56  | 1.56     |          | _     |
| ŕ                        |        | 1.7~1.9V     | 50pF             | 1.41   | 1.28    | 3.04  | 2.7      |          | _     |
|                          |        | 3.0~3.6V     | 10pF             | 0.61   | 0.57    | 1.25  | 1.12     |          | _     |
|                          |        | 3.0~3.6V     | 20pF             | 0.85   | 0.85    | 1.73  | 1.63     |          | _     |
|                          |        | 3.0~3.6V     | 50pF             | 1.56   | 1.63    | 3.13  | 3.08     |          | _     |
| Output pad transition    | tpr    | 1.7~1.9V     | 10pF             | 0.76   | 0.76    | 1.67  | 1.62     | ns       | _     |
| times (medium drive)     |        | 1.7~1.9V     | 20pF             | 1.22   | 1.14    | 2.64  | 2.41     |          | _     |
|                          |        | 1.7~1.9V     | 50pF             | 2.66   | 2.2     | 5.61  | 4.62     | -        | _     |
|                          |        | 3.0~3.6V     | 10pF             | 0.9    | 0.89    | 1.83  | 1.72     | 1        | _     |
|                          |        | 3.0~3.6V     | 20pF             | 1.37   | 1.41    | 2.77  | 2.69     | -        | _     |
|                          |        | 3.0~3.6V     | 50pF             | 2.85   | 3.03    | 5.59  | 5.72     | -        | _     |
| Output pad slew rate     | tps    | 1.7~1.9V     | 10pF             | 2.38   | 2.19    | 0.94  | 0.91     | ns       | _     |
| (maximum drive)          |        | 1.7~1.9V     | 20pF             | 1.58   | 1.54    | 0.65  | 0.65     | -        | _     |
|                          |        | 1.7~1.9V     | 50pF             | 0.81   | 0.89    | 0.34  | 0.38     | -        | _     |
|                          |        | 3.0~3.6V     | 10pF             | 3.54   | 3.79    | 1.44  | 1.61     | $\dashv$ | _     |
|                          |        | 3.0~3.6V     | 20pF             | 2.54   | 2.54    | 1.04  | 1.10     | •        | _     |
|                          |        | 3.0~3.6V     | 50pF             | 1.38   | 1.33    | 0.58  | 0.58     |          | _     |

Table 29. CLK-Type GPIO (continued)

| Parameters           | Symbol | Test Voltage | Test Capacitance | Min Ri | se/Fall | Max R | ise/Fall | units | Notes |
|----------------------|--------|--------------|------------------|--------|---------|-------|----------|-------|-------|
| Output pad slew rate | tps    | 1.7~1.9V     | 10pF             | 1.50   | 1.50    | 0.61  | 0.63     | ns    | _     |
| (medium drive)       |        | 1.7~1.9V     | 20pF             | 0.93   | 1.00    | 0.39  | 0.42     |       | _     |
|                      |        | 1.7~1.9V     | 50pF             | 0.43   | 0.52    | 0.18  | 0.22     |       | _     |
|                      |        | 3.0~3.6V     | 10pF             | 2.40   | 2.43    | 0.98  | 1.05     |       | _     |
|                      |        | 3.0~3.6V     | 20pF             | 1.58   | 1.53    | 0.65  | 0.67     |       | _     |
|                      |        | 3.0~3.6V     | 50pF             | 0.76   | 0.71    | 0.32  | 0.31     |       | _     |
| Input pad average    | tih    | 1.7 V-1.9 V  | _                | 10     | 00      | 7     | 5        | mV    | _     |
| hysteresis           |        | 3.0 V-3.6 V  | _                | 10     | 00      | 5     | 0        |       | _     |

# 3.4 Module Timing and Electrical Parameters

### 3.4.1 ADC Electrical Specifications

This section describes the electrical specifications, including DC and AC information, of low-resolution ADC (LRADC) and high-speed ADC (HSADC).

#### 3.4.1.1 LRADC Electrical Specifications

Table 30 shows the electrical specifications for the LRADC.

**Table 30. LRADC Electrical Specifications** 

| Parameter                                  | Conditions                      | Min. | Тур. | Max. | Unit             |
|--------------------------------------------|---------------------------------|------|------|------|------------------|
|                                            | AC Electrical Specification     |      |      |      |                  |
| Input capacitance $(C_p)$                  | No pin/pad capacitance included | _    | 0.5  | _    | pF               |
| Resolution                                 | _                               |      | 12   |      | bits             |
| Maximum sampling rate <sup>1</sup> (fs)    | _                               | _    |      | 428  | kHz              |
| Power-up time <sup>2</sup>                 | _                               |      | 1    |      | sample<br>cycles |
|                                            | DC Electrical Specification     |      |      |      | •                |
| DC input voltage                           |                                 | 0    |      | 1.85 | V                |
| Current consumption <sup>3</sup> VDDB VDDD | _                               | _    | _    | TBD  | mA<br>mA         |
| Power-down current<br>VDDB<br>VDDD         | _                               | _    | _    | TBD  | uA<br>uA         |
| DNL <sup>4</sup>                           | fin = 1kHz                      | _    | _    | TBD  | LSB              |

**Table 30. LRADC Electrical Specifications (continued)** 

| Parameter                 | Conditions            | Min. | Тур. | Max.  | Unit |
|---------------------------|-----------------------|------|------|-------|------|
| INL <sup>4</sup>          | fin = 1kHz            | _    | _    | TBD   | LSB  |
| Gain + Offset Error       | _                     | _    | _    | TBD   | %FS  |
|                           | Touchscreen Interface |      |      |       | ,    |
| Expected plate resistance | _                     | 200  | _    | 50000 | Ω    |

<sup>1</sup> There is no sample and hold circuit in LRADC, so it is only for DC input voltage or ones with very small slope.

# 3.4.1.2 HSADC Electrical Specification

Table 31 shows the electrical specifications for the HSADC

**Table 31. HSADC Electrical Specification** 

| Parameter                                    | Conditions                      | Min. | Тур. | Max.     | Unit             |
|----------------------------------------------|---------------------------------|------|------|----------|------------------|
|                                              | AC Electrical Specification     | •    | •    |          |                  |
| Input sampling capacitance (C <sub>s</sub> ) | No pin/pad capacitance included | _    | 0.5  | _        | pF               |
| Resolution                                   | _                               |      | 12   | 1        | bits             |
| Maximum sampling rate (fs)                   | _                               | _    | _    | 2        | MHz              |
| Power-up time                                | _                               |      | 1    |          | sample<br>cycles |
|                                              | DC Electrical Specification     |      |      |          |                  |
| DC input voltage                             | _                               | 0.5  | _    | VDDB-0.5 | V                |
| Current Consumption<br>VDDB<br>VDDD          | _                               | _    | _    | TBD      | mA<br>mA         |
| Powerdown current<br>VDDB<br>VDDD            | _                               | _    | _    | TBD      | uA               |
| DNL                                          | fin = 1 kHz                     | _    | _    | TBD      | LSB              |
| INL                                          | fin = 1kHz                      | _    | _    | TBD      | LSB              |
| Gain + Offset Error                          |                                 |      | _    | TBD      | %FS              |

<sup>&</sup>lt;sup>2</sup> This comprises only the required initial dummy conversion cycle, NOT including the Analog part power-up time.

<sup>&</sup>lt;sup>3</sup> This value only includes the ADC and the driver switches, but it does not take into account the current consumption in the touchscreen plate. For example, if the plate resistance is 200ohm, the total current consumption is about 11 mA.

Value measured with a -0.5 dBFS sinusoidal input signal and computed with a code density test at VDDB=3.3 V,VDDD=1.2V,Tjuction=50C.

#### 3.4.2 DPLL Electrical Specifications

This section includes descriptions of the USB PLL electrical specifications and Ethernet PLL electrical specifications.

#### 3.4.2.1 USB PLL Electrical Specifications

i.MX28 integrates a high-frequency USB PLL that provides the 480-MHz clock for the USB and other system blocks.

Table 32 lists the USB PLL output electrical specifications.

Table 32. USB PLL Specifications

| Parameter             | Test Conditions | Min  | Тур | Max  | Unit |
|-----------------------|-----------------|------|-----|------|------|
| Output Duty Cycle     | _               | 48.5 | 50  | 51.5 | %    |
| PLL lock time         | _               | _    | _   | 10   | μs   |
| Cycle to cycle jitter | _               | _    | _   | TBD  | ps   |

#### 3.4.2.2 Ethernet PLL Electrical Specifications

i.MX28 provides a 50-MHz/25-MHz output clock, called the Ethernet PLL output.

Table 33 lists the Ethernet PLL output electrical specifications.

**Table 33. Ethernet PLL Specifications** 

| Parameter             | Test Conditions | Min  | Тур | Max  | Unit |
|-----------------------|-----------------|------|-----|------|------|
| Output Duty Cycle     | _               | 48.5 | 50  | 51.5 | %    |
| PLL lock time         | _               | _    | _   | 10   | μs   |
| Cycle to cycle jitter | _               | _    | _   | TBD  | ps   |

### 3.4.3 EMI AC Timing

This section includes descriptions of the electrical specifications of EMI module which interfaces external DDR2 and Mobile-DDR1 (LP-DDR1) memory devices.

### 3.4.3.1 EMI Command & Address AC Timing

Figure 9 and Table 34 specify the timing related to the address and command pins that interfaces DDR2 and Mobile-DDR1 memory devices.

Preliminary—Subject to Change Without Notice



Figure 9. EMI Command/Address AC Timing

Table 34. EMI Command/Address AC Timing

| ID   | Description                           | Symbol | Min.            | Max.             | Unit |
|------|---------------------------------------|--------|-----------------|------------------|------|
| DDR1 | CK cycle time                         | tCK    | 6               | _                | ns   |
| DDR2 | CK high level width                   | tCH    | 0.5 tCK<br>-0.5 | 0.5 tCK<br>+ 0.5 | ns   |
| DDR3 | CK low level width                    | tCL    | 0.5 tCK<br>-0.5 | 0.5 tCK<br>+ 0.5 | ns   |
| DDR4 | Address and control output setup time | tIS    | 0.5 tCK - 1     | 0.5 tCK<br>+ 0.5 | ns   |
| DDR5 | Address and control output hold time  | tlH    | 0.5 tCK - 1     | 0.5 tCK<br>+ 0.5 | ns   |

#### 3.4.3.2 DDR Output AC Timing

Figure 10 and Table 35 show the DDR output AC timing defined for all DDR types: LPDDR1, standard DDR2 (1.8V), and LVDDR2 (1.5V)



Figure 10. DDR Output AC Timing

**Table 35. DDR Output AC Timing** 

| ID    | Description                                      | Symbol | Min             | Max              | Unit |
|-------|--------------------------------------------------|--------|-----------------|------------------|------|
| DDR10 | Positive DQS latching edge to associated CK edge | tDQSS  | -0.5            | 0.5              | ns   |
| DDR11 | DQS falling edge from CK rising edge—hold time   | tDSH   | 0.5 tCK<br>-0.5 | 0.5 tCK<br>+ 0.5 | ns   |
| DDR12 | DQS falling edge to CK rising edge—setup time    | tDSS   | 0.5 tCK<br>-0.5 | 0.5 tCK<br>+ 0.5 | ns   |
| DDR13 | DQS output high pulse width                      | tDQSH  | 0.5 tCK<br>-0.5 | 0.5 tCK<br>+ 0.5 | ns   |
| DDR14 | DQS output low pulse width                       | tDQSL  | 0.5 tCK<br>-0.5 | 0.5 tCK<br>+ 0.5 | ns   |
| DDR15 | DQ & DQM output setup time relative to DQS       | tDS    | 1/4 tCK<br>-0.8 | 1/4 tCK<br>-0.5  | ns   |
| DDR16 | DQ & DQM output hold time relative to DQS        | tDH    | 1/4 tCK<br>-0.8 | 1/4 tCK<br>-0.5  | ns   |

#### 3.4.3.3 DDR2 Input AC Timing

Figure 11 and Table 36 show input AC timing for standard DDR2 and LVDDR2.



**Table 36. DDR2 Input AC Timing** 

| ID    | Description                                      | Symbol | Min               | Max              | Unit |
|-------|--------------------------------------------------|--------|-------------------|------------------|------|
| DDR20 | Positive DQS latching edge to associated CK edge | tDQSCK | -0.5              | 0.5              | ns   |
| DDR21 | DQS to DQ input skew                             | tDQSQ  | 0.25 tCK<br>-0.85 | 0.25 tCK<br>-0.5 | ns   |
| DDR22 | DQS to DQ input hold time                        | tQH    | 0.25 tCK<br>+0.75 | 0.25 tCK<br>+ 1  | ns   |

#### 3.4.3.4 LPDDR1 Input AC Timing

Figure 12 and Table 37 show input AC timing for LPDDR1.



**Table 37. DDR2 Input AC Timing** 

| ID    | Description                                      | Symbol | Min               | Max              | Unit |
|-------|--------------------------------------------------|--------|-------------------|------------------|------|
| DDR20 | Positive DQS latching edge to associated CK edge | tDQSCK | 2                 | 6                | ns   |
| DDR21 | DQS to DQ input skew                             | tDQSQ  | 0.25 tCK<br>-0.85 | 0.25 tCK<br>-0.5 | ns   |
| DDR22 | DQS to DQ input hold time                        | tQH    | 0.25 tCK<br>+0.75 | 0.25 tCK<br>+ 1  | ns   |

# 3.4.4 Ethernet MAC Controller (ENET) Timing

The ENET is designed to support both 10- and 100-Mbps Ethernet networks compliant with IEEE 802.3. An external transceiver interface and transceiver function are required to complete the interface to the media. The ENET supports 10/100-Mbps MII (18 pins altogether), 10/100-Mbps RMII (10 pins, including serial management interface), for connection to an external Ethernet transceiver. All signals are compatible with transceivers operating at a voltage of 3.3 V.

The following subsections describe the timing for MII and RMII modes.

#### 3.4.4.1 ENET MII Mode Timing

This subsection describes MII receive, transmit, asynchronous inputs, and serial management signal timings.

# 3.4.4.1.1 MII Receive Signal Timing (ENET0\_RXD[3:0], ENET0\_RX\_DV, ENET0\_RX\_ER, and ENET0\_RX\_CLK)

The receiver functions correctly up to an ENETO\_RX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. Additionally, the processor clock frequency must exceed twice the ENETO\_RX\_CLK frequency.

Figure 13 shows MII receive signal timings. Table 38 describes the timing parameters (M1–M4) shown in the figure.



Figure 13. MII Receive Signal Timing Diagram

**Table 38. MII Receive Signal Timing** 

| ID | Characteristic <sup>1</sup>                                    | Min. | Max. | Unit                   |
|----|----------------------------------------------------------------|------|------|------------------------|
| M1 | ENET0_RXD[3:0], ENET0_RX_DV, ENET0_RX_ER to ENET0_RX_CLK setup | 5    | _    | ns                     |
| M2 | ENET0_RX_CLK to ENET0_RXD[3:0], ENET0_RX_DV, ENET0_RX_ER hold  | 5    | _    | ns                     |
| M3 | ENET0_RX_CLK pulse width high                                  |      | 65%  | ENET0_RX_CLK period    |
| M4 | ENET0_RX_CLK pulse width low                                   | 35%  | 65%  | ENET0_RX_CLK<br>period |

<sup>&</sup>lt;sup>1</sup> ENET0\_RX\_DV, ENET0\_RX\_CLK, and ENET0\_RXD0 have the same timing in 10 Mbps 7-wire interface mode.

# 3.4.4.1.2 MII Transmit Signal Timing (ENET0\_TXD[3:0], ENET0\_TX\_EN, ENET0\_TX\_ER, and ENET0\_TX\_CLK)

The transmitter functions correctly up to an ENETO\_TX\_CLK maximum frequency of 25 MHz + 1%. There is no minimum frequency requirement. Additionally, the processor clock frequency must exceed twice the ENETO\_TX\_CLK frequency.

Figure 14 shows MII transmit signal timings. Table 39 describes the timing parameters (M5–M8) shown in the figure.



Figure 14. MII Transmit Signal Timing Diagram

Table 39. MII Transmit Signal Timing

| ID | Characteristic <sup>1</sup>                                      | Min. | Max. | Unit                |
|----|------------------------------------------------------------------|------|------|---------------------|
| M5 | ENET0_TX_CLK to ENET0_TXD[3:0], ENET0_TX_EN, ENET0_TX_ER invalid | 5    | _    | ns                  |
| M6 | ENET0_TX_CLK to ENET0_TXD[3:0], ENET0_TX_EN, ENET0_TX_ER valid   | _    | 20   | ns                  |
| M7 | ENET0_TX_CLK pulse width high                                    |      | 65%  | ENET0_TX_CLK period |
| M8 | ENET0_TX_CLK pulse width low                                     | 35%  | 65%  | ENET0_TX_CLK period |

<sup>&</sup>lt;sup>1</sup> ENETO\_TX\_EN, ENETO\_TX\_CLK, and ENETO\_TXD0 have the same timing in 10-Mbps 7-wire interface mode.

## 3.4.4.1.3 MII Asynchronous Inputs Signal Timing (ENET0\_CRS and ENET0\_COL)

Figure 15 shows MII asynchronous input timings. Table 40 describes the timing parameter (M9) shown in the figure.



Figure 15. MII Async Inputs Timing Diagram

Table 40. MII Asynchronous Inputs Signal Timing

| ID              | Characteristic                             | Min. | Max. | Unit                |
|-----------------|--------------------------------------------|------|------|---------------------|
| M9 <sup>1</sup> | ENET0_CRS to ENET0_COL minimum pulse width | 1.5  | _    | ENET0_TX_CLK period |

<sup>&</sup>lt;sup>1</sup> ENET0\_COL has the same timing in 10-Mbit 7-wire interface mode.

#### 3.4.4.1.4 MII Serial Management Channel Timing (ENET0\_MDIO and ENET0\_MDC)

The MDC frequency is designed to be equal to or less than 2.5 MHz to be compatible with the IEEE 802.3 MII specification. However the ENET can function correctly with a maximum MDC frequency of 15 MHz.

Figure 16 shows MII asynchronous input timings. Table 41 describes the timing parameters (M10–M15) shown in the figure.



Figure 16. MII Serial Management Channel Timing Diagram

**Table 41. MII Serial Management Channel Timing** 

| ID  | Characteristic                                                               | Min. | Max. | Unit             |
|-----|------------------------------------------------------------------------------|------|------|------------------|
| M10 | ENET0_MDC falling edge to ENET0_MDIO output invalid (min. propagation delay) | 0    | _    | ns               |
| M11 | ENET0_MDC falling edge to ENET0_MDIO output valid (max. propagation delay)   | _    | 5    | ns               |
| M12 | ENET0_MDIO (input) to ENET0_MDC rising edge setup                            | 18   | _    | ns               |
| M13 | ENET0_MDIO (input) to ENET0_MDC rising edge hold                             | 0    | _    | ns               |
| M14 | ENET0_MDC pulse width high                                                   | 40%  | 60%  | ENET0_MDC period |
| M15 | ENET0_MDC pulse width low                                                    | 40%  | 60%  | ENET0_MDC period |

#### 3.4.4.2 RMII Mode Timing

In RMII mode, ENET\_CLK is used as the REF\_CLK, which is a 50 MHz ± 50 ppm continuous reference clock. ENET0\_RX\_DV is used as the CRS\_DV in RMII. Other signals under RMII mode include ENET0\_TX\_EN, ENET0\_TXD[1:0], ENET0\_RXD[1:0] and ENET0\_RX\_ER.

Figure 17 shows RMII mode timings. Table 42 describes the timing parameters (M16–M21) shown in the figure.



Figure 17. RMII Mode Signal Timing Diagram

**Table 42. RMII Signal Timing** 

| ID  | Characteristic                                                     | Min. | Max. | Unit            |
|-----|--------------------------------------------------------------------|------|------|-----------------|
| M16 | ENET_CLK pulse width high                                          | 35%  | 65%  | ENET_CLK period |
| M17 | ENET_CLK pulse width low                                           | 35%  | 65%  | ENET_CLK period |
| M18 | ENET_CLK to ENET0_TXD[1:0], ENET0_TX_EN invalid                    | 3    | _    | ns              |
| M19 | ENET_CLK to ENET0_TXD[1:0], ENET0_TX_EN valid                      | _    | 12   | ns              |
| M20 | ENET0_RXD[1:0], CRS_DV(ENET0_RX_DV), ENET0_RX_ER to ENET_CLK setup | 2    | _    | ns              |
| M21 | ENET_CLK to ENET0_RXD[1:0], ENET0_RX_DV, ENET0_RX_ER hold          | 2    | _    | ns              |

# 3.4.5 Coresight ETM9 AC Interface Timing

The following timing specifications are given as a guide for a TPA that supports TRACECLK frequencies up to 80 MHz.

# 3.4.5.1 TRACECLK Timing

This section describes TRACECLK timings.

Figure 18 shows TRACECLK signal timings. Table 43 describes the timing parameters shown in the figure.



Figure 18. TRACECLK Signal Timing Diagram

**Table 43. MII Receive Signal Timing** 

| ID   | Characteristic <sup>1</sup> | Min. | Max. | Unit |
|------|-----------------------------|------|------|------|
| Tr   | Clock and data raise time   | 3    | _    | ns   |
| Tf   | Clock and data fall time    | 3    | _    | ns   |
| Twh  | High pulse wide             | 2    | _    | ns   |
| Twl  | Low pulse wide              | 2    | _    | ns   |
| Тсус | Clock period                | 12.5 | _    | ns   |

# 3.4.5.2 Trace Data Signal Timing

Figure 19 shows the setup and hold requirements of the trace data pins with respect to TRACECLK. Table 44 describes the timing parameters shown in the figure.



Figure 19. MII Transmit Signal Timing Diagram

**Table 44. MII Transmit Signal Timing** 

| ID | Characteristic <sup>1</sup> | Min. | Max. | Unit |
|----|-----------------------------|------|------|------|
| Ts | Data setup                  | 2    | _    | ns   |
| Th | Data hold                   | 2    | _    | ns   |

## 3.4.6 FlexCAN AC Timing

Table 45 and Table 46 show voltage requirements for the FlexCAN transceiver Tx and Rx pins.

**Table 45. Tx Pin Characteristics** 

| Parameter                 | Symbol | Min. | Тур. | Max.       | Units |
|---------------------------|--------|------|------|------------|-------|
| High-level output voltage | Voн    | 2    | _    | Vcc1 + 0.3 | V     |
| Low-level output voltage  | Vol    | _    | 0.8  | _          | V     |

 $<sup>\</sup>frac{1}{1}$  Vcc = +3.3 V ± 5%

**Table 46. Rx Pin Characteristics** 

| Parameter                | Symbol | Min.                   | Тур. | Max.             | Units |
|--------------------------|--------|------------------------|------|------------------|-------|
| High-level input voltage | ViH    | 0.8 × Vcc <sup>1</sup> | _    | Vcc <sup>1</sup> | V     |
| Low-level input voltage  | VIL    | _                      | 0.4  | _                | V     |

 $<sup>1 \</sup>text{ Vcc} = +3.3 \text{ V} \pm 5\%$ 

Figure 20 through Figure 23 show the FlexCAN timing, including timing of the standby and shutdown signals.



Figure 20. FlexCAN Timing Diagram



Figure 21. Timing Diagram for FlexCAN Standby Signal



Figure 22. Timing Diagram for FlexCAN Shutdown Signal



Figure 23. Timing Diagram for FlexCAN Shutdown-to-Standby Signal

# 3.4.7 General-Purpose Media Interface (GPMI) Timing

The GPMI controller is a flexible interface NAND Flash controller with 8-bit data width, up to 50-MBps I/O speed and individual chip select.

The GPMI controller supports normal timing mode with configurable timing parameters. AC timings are provided as multiplications of the clock cycle and fixed delay. Figure 24 through Figure 27 depict the relative timing between GPMI signals at the module level for different operations under normal mode. Table 47 describes the timing parameters (NF1–NF17) that are shown in the figures.



Figure 24. Command Latch Cycle Timing Diagram



Figure 25. Address Latch Cycle Timing Diagram



Figure 26. Write Data Latch Cycle Timing Diagram



Figure 27. Read Data Latch Cycle Timing Diagram

Table 47. NFC Timing Parameters<sup>1</sup>

| ID  | Parameter      | Symbol | Timing<br>T = GPMI Clock Cycle |      | Example T<br>GPMI Clo<br>T = | ck≈ MHz | Unit |
|-----|----------------|--------|--------------------------------|------|------------------------------|---------|------|
|     |                |        | Min.                           | Max. | Min.                         | Max.    |      |
| NF1 | CLE setup time | tCLS   | TBD                            | _    | TBD                          | _       | ns   |
| NF2 | CLE hold time  | tCLH   | TBD                            | _    | TBD                          | _       | ns   |
| NF3 | CEn setup time | tCS    | TBD                            | _    | TBD                          | _       | ns   |
| NF4 | CE hold time   | tCH    | TBD                            | _    | TBD                          | _       | ns   |

Table 47. NFC Timing Parameters<sup>1</sup> (continued)

| ID   | Parameter          | Symbol | Tim<br>T = GPMI C |      | Example GPMI Clo<br>T = | ck≈ MHz | Unit |
|------|--------------------|--------|-------------------|------|-------------------------|---------|------|
|      |                    |        | Min.              | Max. | Min.                    | Max.    |      |
| NF5  | WE pulse width     | tWP    | TE                | BD   | TE                      | BD      | ns   |
| NF6  | ALE setup time     | tALS   | TBD               | _    | TBD                     | _       | ns   |
| NF7  | ALE hold time      | tALH   | TBD               | _    | TBD                     | _       | ns   |
| NF8  | Data setup time    | tDS    | TBD               | _    | TBD                     | _       | ns   |
| NF9  | Data hold time     | tDH    | TBD               | _    | TBD                     | _       | ns   |
| NF10 | Write cycle time   | tWC    | TE                | BD   | TBD                     |         | ns   |
| NF11 | WE hold time       | tWH    | TBD TBD           |      | BD                      | ns      |      |
| NF12 | Ready to RE low    | tRR    | TBD               | _    | TBD                     | _       | ns   |
| NF13 | RE pulse width     | tRP    | TBD               | _    | TBD                     | _       | ns   |
| NF14 | READ cycle time    | tRC    | TBD               | _    | TBD                     | _       | ns   |
| NF15 | RE high hold time  | tREH   | TBD               |      | TBD                     | _       | ns   |
| NF16 | Data setup on read | tDSR   | N/A               |      | TBD                     | _       | ns   |
| NF17 | Data hold on read  | tDHR   | N                 | /A   | TBD                     | _       | ns   |

<sup>&</sup>lt;sup>1</sup> The Flash clock maximum frequency is 100 MHz.

# 3.4.8 LCD AC Output Electrical Specifications

Figure 28 depicts the AC output timing for the LCD module. Table 48 lists the LCD module timing parameters.



#### Notes:

T = LCD interface clock period I/O Drive Strength = 4mA I/O Voltage = 3.3V Cck = Capacitance load on DOTCK pad Cd = Capacitance load on DATA/CTRL pad

Figure 28. LCD AC Output Timing Diagram

**Table 48. LCD AC Output Timing Parameters** 

| ID  | Parameter                   | Description                               |
|-----|-----------------------------|-------------------------------------------|
| tSF | Data setup for falling edge | DOTCK = T/2 - 1.97ns + 0.15*Cck - 0.19*Cd |
| tHF | Data hold for falling edge  | DOTCK = T/2 + 0.29ns + 0.09*Cd - 0.10*Cck |
| tSR | Data setup for rising edge  | DOTCK = T/2 - 2.09ns + 0.18*Cck - 0.19*Cd |
| tHR | Data hold for rising edge   | DOTCK = T/2 + 0.40ns + 0.09*Cd - 0.10*Cck |
| tDW | Data valid window           | tDW = T - 1.45ns                          |

# 3.4.9 Inter IC (I<sup>2</sup>C) Timing

The  $I^2C$  module is designed to support up to 400-Kbps  $I^2C$  connection compliant with  $I^2C$  bus protocol. The following section describes  $I^2C$  SDA and SCL signal timings.

Figure 29 shows the timing of the  $I^2C$  module. Table 49 describes the  $I^2C$  module timing parameters (IC1–IC11) shown in the figure.



Figure 29. I<sup>2</sup>C Module Timing Diagram

Table 49.  $I^2C$  Module Timing Parameters: 1.8 V - 3.6 V

| ID   | Parameter                                           | Standard Mode  |                   | Fast Mode                         |           | Unit  |
|------|-----------------------------------------------------|----------------|-------------------|-----------------------------------|-----------|-------|
|      |                                                     | Min.           | Max.              | Min.                              | Max.      | Oille |
| IC1  | I2C_SCL cycle time                                  | 10             | _                 | 2.5                               | _         | μs    |
| IC2  | Hold time (repeated) START condition                | 4.0            | _                 | 0.6                               |           | μs    |
| IC3  | Set-up time for STOP condition                      | 4.0            | _                 | 0.6                               | _         | μs    |
| IC4  | Data hold time                                      | 0 <sup>1</sup> | 3.45 <sup>2</sup> | 0 <sup>1</sup>                    | $0.9^{2}$ | μs    |
| IC5  | HIGH Period of I2C_SCL clock                        | 4.0            | _                 | 0.6                               | _         | μs    |
| IC6  | LOW Period of the I2C_SCL clock                     | 4.7            | _                 | 1.3                               | _         | μs    |
| IC7  | Set-up time for a repeated START condition          | 4.7            | _                 | 0.6                               | _         | μs    |
| IC8  | Data set-up time                                    | 250            | _                 | 100 <sup>3</sup>                  | _         | ns    |
| IC9  | Bus free time between a STOP and START condition    | 4.7            | _                 | 1.3                               | _         | μs    |
| IC10 | Rise time of both I2C_SDA and I2C_SCL signals       | _              | 1000              | 20+0.1C <sub>b</sub> <sup>4</sup> | 300       | ns    |
| IC11 | Fall time of both I2C_SDA and I2C_SCL signals       | _              | 300               | 20+0.1C <sub>b</sub> <sup>4</sup> | 300       | ns    |
| IC12 | Capacitive load for each bus line (C <sub>b</sub> ) | _              | 400               | _                                 | 400       | pF    |

A device must internally provide a hold time of at least 300 ns for the I2C\_SDA signal in order to bridge the undefined region of the falling edge of I2C\_SCL.

<sup>&</sup>lt;sup>2</sup> The maximum IC4 has to be met only if the device does not stretch the LOW period (ID no IC5) of the I2C\_SCL signal.

A fast-mode I2C bus device can be used in a standard-mode I<sup>2</sup>C bus system, but the requirement of Set-up time (ID No IC7) of 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the I2C\_SCL signal. If such a device does stretch the LOW period of the I2C\_SCL signal, it must output the next data bit to the I2C\_SDA line max\_rise\_time (ID No IC9) + data\_setup\_time (ID No IC7) = 1000 + 250 = 1250 ns (according to the standard-mode I<sup>2</sup>C bus specification) before the I2C\_SCL line is released.

 $<sup>^4</sup>$  C<sub>b</sub> = total capacitance of one bus line in pF.

# 3.4.10 JTAG Interface Timing

Figure 30 through Figure 33 show respectively the test clock input, boundary scan, test access port, and TRST timings for the SJC. Table 50 describes the SJC timing parameters (SJ1–SJ13) indicated in the figures.



Figure 30. Test Clock Input Timing Diagram



Figure 31. Boundary Scan (JTAG) Timing Diagram



Figure 32. Test Access Port Timing Diagram



Figure 33. TRST Timing Diagram

**Table 50. SJC Timing Parameters** 

| ID  | Parameter -                                                   | All Freq | Unit |       |
|-----|---------------------------------------------------------------|----------|------|-------|
|     |                                                               | Min.     | Max. | Oilit |
| SJ1 | TCK cycle time                                                | 100      |      | ns    |
| SJ2 | TCK clock pulse width measured at V <sub>M</sub> <sup>1</sup> | 40       | _    | ns    |
| SJ3 | TCK rise and fall times                                       | _        | 3    | ns    |
| SJ4 | Boundary scan input data set-up time                          | 10       | _    | ns    |
| SJ5 | Boundary scan input data hold time                            | 50       | _    | ns    |
| SJ6 | TCK low to output data valid                                  | _        | 50   | ns    |
| SJ7 | TCK low to output high impedance                              | _        | 50   | ns    |
| SJ8 | TMS, TDI data set-up time                                     | 10       | _    | ns    |
| SJ9 | TMS, TDI data hold time                                       | 50       | _    | ns    |

**Table 50. SJC Timing Parameters (continued)** 

| ID.  | ID Parameter                  | All Freq | Unit |      |
|------|-------------------------------|----------|------|------|
|      |                               | Min.     | Max. | Onit |
| SJ10 | TCK low to TDO data valid     | _        | 44   | ns   |
| SJ11 | TCK low to TDO high impedance | _        | 44   | ns   |
| SJ12 | TRST assert time              | 100      | _    | ns   |
| SJ13 | TRST set-up time to TCK low   | 40       | _    | ns   |

<sup>&</sup>lt;sup>1</sup> V<sub>M</sub> – mid point voltage

### 3.4.11 Pulse Width Modulator (PWM) Timing

Figure 34 depicts the timing of the PWM, and Table 51 lists the PWM timing characteristics.

The PWM can be programmed to select one of two clock signals as its source frequency, xtal clock or hsadc clock. The selected clock signal is passed through a prescaler before being input to the counter. The output is available at the pulse width modulator output (PWMO) external pin.

PWM also supports MATT mode. In this mode, it can be programmed to select one of two clock signals as its source frequency, 24-MHz or 32-KHz crystal clock. For a 32-KHz source clock input, the PWM outputs the 32-KHz clock directly to PAD.



Figure 34. PWM Timing

Table 51. PWM Output Timing Parameter: Xtal clock

| Ref No. | Parameter                         | Minimum | Maximum | Unit |
|---------|-----------------------------------|---------|---------|------|
| 1       | System CLK frequency <sup>1</sup> | 0       | 24MHz   | MHz  |
| 2a      | Clock high time                   | 21      | _       | ns   |
| 2b      | Clock low time                    | 21      | _       | ns   |
| 3a      | Clock fall time                   | _       | 0.3     | ns   |
| 3b      | Clock rise time                   | _       | 0.3     | ns   |
| 4a      | Output delay time                 | _       | 15.08   | ns   |
| 4b      | Output setup time                 | 15.77   | _       | ns   |

<sup>1</sup> CL of PWMO = 30 pF



Figure 35. PWM Timing

Table 52. PWM Output Timing Parameter: HSADC clock

| Ref No. | Parameter                         | Minimum | Maximum | Unit |
|---------|-----------------------------------|---------|---------|------|
| 1       | System CLK frequency <sup>1</sup> | 0       | 32      | MHz  |
| 2a      | Clock high time                   | 6.813   | _       | ns   |
| 2b      | Clock low time                    | 24.432  | _       | ns   |
| 3a      | Clock fall time                   | _       | 0.3     | ns   |
| 3b      | Clock rise time                   | _       | 0.3     | ns   |
| 4a      | Output delay time                 | _       | 14.93   | ns   |
| 4b      | Output setup time                 | 15.71   | _       | ns   |

<sup>1</sup> CL of PWMO = 30 pF



Figure 36. PWM Timing

Table 53. PWM Output Timing Parameter: MATT Mode 24 MHz Crystal Clock

| Ref No. | Parameter                         | Minimum | Maximum | Unit |
|---------|-----------------------------------|---------|---------|------|
| 1       | System CLK frequency <sup>1</sup> | 24      | 24      | MHz  |
| 2a      | Clock high time                   | 20.99   | _       | ns   |
| 2b      | Clock low time                    | 21.01   | _       | ns   |
| 3a      | Clock fall time                   | _       | 0.3     | ns   |
| 3b      | Clock rise time                   | _       | 0.3     | ns   |
| 4a      | Output delay time                 | _       | 15.23   | ns   |
| 4b      | Output setup time                 | 15.92   | _       | ns   |

<sup>1</sup> CL of PWMO = 30 pF

## 3.4.12 Serial Audio Interface (SAIF) AC Timing

The following subsections describe SAIF timing in two cases:

- Transmitter
- Receiver

#### 3.4.12.1 SAIF Transmitter Timing

Figure 37 shows the timing for SAIF transmitter with internal clock, and Table 54 describes the timing parameters (SS1–SS13).



Figure 37. SAIF Transmitter Timing Diagram

**Table 54. SAIF Transmitter Timing** 

| ID   | Parameter                                      | Min. | Max. | Unit |
|------|------------------------------------------------|------|------|------|
| SS1  | BITCLK period                                  | 81.4 | _    | ns   |
| SS2  | BITCLK high period                             | 36.0 | _    | ns   |
| SS3  | BITCLK rise time                               | _    | 6.0  | ns   |
| SS4  | BITCLK low period                              | 36.0 | _    | ns   |
| SS5  | BITCLK fall time                               | _    | 6.0  | ns   |
| SS6  | BITCLK high to LRCLK high                      | _    | 15.0 | ns   |
| SS7  | BITCLK high to LRCLK low                       | _    | 15.0 | ns   |
| SS8  | LRCLK rise time                                | _    | 6.0  | ns   |
| SS9  | LRCLK fall time                                | _    | 6.0  | ns   |
| SS10 | BITCLK high to SDATA valid from high impedance | _    | 15.0 | ns   |
| SS11 | BITCLK high to SDATA high/low                  | _    | 15.0 | ns   |
| SS12 | BITCLK high to SDATA high impedance            | _    | 15.0 | ns   |
| SS13 | SDATA rise/fall time                           | _    | 6.0  | ns   |

### 3.4.12.1.5 SAIF Receiver Timing

Figure 38 shows the timing for the SAIF receiver with internal clock. Table 55 describes the timing parameters (SS1–SS17) shown in the figure.



Figure 38. SAIF Receiver Timing Diagram

**Table 55. SAIF Receiver Timing with Internal Clock** 

| ID   | Parameter                           | Min. | Max. | Unit |
|------|-------------------------------------|------|------|------|
| SS1  | BITCLK period                       | 81.4 | _    | ns   |
| SS2  | BITCLK high period                  | 36.0 | _    | ns   |
| SS3  | BITCLK rise time                    | _    | 6.0  | ns   |
| SS4  | BITCLK low period                   | 36.0 | _    | ns   |
| SS5  | BITCLK fall time                    | _    | 6.0  | ns   |
| SS14 | BITCLK high to LRCLK high           | _    | 15.0 | ns   |
| SS15 | BITCLK high to LRCLK low            | _    | 15.0 | ns   |
| SS16 | SDATA setup time before BITCLK high | 10.0 | _    | ns   |
| SS17 | SDATA hold time after BITCLK high   | 0.0  | _    | ns   |

# 3.4.13 SPDIF AC Timing

SPDIF data is sent using bi-phase marking code. When encoding, the SPDIF data signal is modulated by a clock that is twice the bit rate of the data signal.

The following table shows SPDIF timing parameters, including the timing of the modulating Tx clock (spdif\_clk) in SPDIF transmitter.

Table 56. SPDIF Timing

| Course at   | Timing Parai | 11                  |                                                                                                                                                                                                          |  |
|-------------|--------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol      | Min          | Max                 | Unit                                                                                                                                                                                                     |  |
| _<br>_<br>_ | _<br>_<br>_  | 1.5<br>13.6<br>18.0 | ns                                                                                                                                                                                                       |  |
| spclkp      | 81.4         | _                   | ns                                                                                                                                                                                                       |  |
| spclkph     | 65.1         | _                   | ns                                                                                                                                                                                                       |  |
| spclkpl     | 65.1         | _                   | ns                                                                                                                                                                                                       |  |
|             | spclkph      | Symbol   Min        | Min         Max           —         —         1.5           —         —         13.6           —         —         18.0           spclkp         81.4         —           spclkph         65.1         — |  |



Figure 39. spdif\_clk Timing

## 3.4.14 Synchronous Serial Port (SSP) AC Timing

This section describes the electrical information of the SSP, which includes SD/MMC4.3 (Single Data Rate) timing, MMC4.4 (Dual Date Rate) timing, MS (Memory Stick) timing, and SPI timing.

## 3.4.14.1 SD/MMC4.3 (Single Data Rate) AC Timing

Figure 40 depicts the timing of SD/MMC4.3, and Table 57 lists the SD/MMC4.3 timing characteristics.



Figure 40. SD/MMC4.3 Timing

Table 57. SD/MMC4.3 Interface Timing Specification

| ID       | Parameter                                            | Symbols                      | Min | Max   | Unit |  |  |
|----------|------------------------------------------------------|------------------------------|-----|-------|------|--|--|
| Card Inp | ut Clock                                             |                              | 1   |       | •    |  |  |
| SD1      | Clock Frequency (Low Speed)                          | f <sub>PP</sub> <sup>1</sup> | 0   | 400   | kHz  |  |  |
|          | Clock Frequency (SD/SDIO Full Speed/High Speed)      | f <sub>PP</sub> <sup>2</sup> | 0   | 25/50 | MHz  |  |  |
|          | Clock Frequency (MMC Full Speed/High Speed)          | f <sub>PP</sub> <sup>3</sup> | 0   | 20/52 | MHz  |  |  |
|          | Clock Frequency (Identification Mode)                | f <sub>OD</sub>              | 100 | 400   | kHz  |  |  |
| SD2      | Clock Low Time                                       | t <sub>WL</sub>              | 7   | _     | ns   |  |  |
| SD3      | Clock High Time                                      | t <sub>WH</sub>              | 7   | _     | ns   |  |  |
| SD4      | Clock Rise Time                                      | t <sub>TLH</sub>             | _   | 3     | ns   |  |  |
| SD5      | Clock Fall Time                                      | t <sub>THL</sub>             | _   | 3     | ns   |  |  |
| SSP Out  | SSP Output / Card Inputs CMD, DAT (Reference to CLK) |                              |     |       |      |  |  |
| SD6      | SSP Output Delay                                     | t <sub>OD</sub>              | -5  | 5     | ns   |  |  |
| SSP Inpu | ut / Card Outputs CMD, DAT (Reference to CLK)        |                              |     |       |      |  |  |

Table 57. SD/MMC4.3 Interface Timing Specification (continued)

| ID  | Parameter            | Symbols                      | Min | Max | Unit |
|-----|----------------------|------------------------------|-----|-----|------|
| SD7 | SSP Input Setup Time | t <sub>ISU</sub>             | 2.5 | _   | ns   |
| SD8 | SSP Input Hold Time  | t <sub>IH</sub> <sup>4</sup> | 2.5 | _   | ns   |

<sup>1</sup> In low speed mode, the card clock must be lower than 400 kHz, and the voltage ranges from 2.7 to 3.6 V.

### 3.4.14.2 MMC4.4 (Dual Data Rate) AC Timing

Figure 41 depicts the timing of MMC4.4, and Table 58 lists the MMC4.4 timing characteristics. Be aware that only DATA0–DATA7 are sampled on both edges of the clock (not applicable to CMD).



Figure 41. MMC4.4 Timing

Table 58. MMC4.4 Interface Timing Specification

| ID               | Parameter                                            | Symbols          | Min | Max | Unit |  |
|------------------|------------------------------------------------------|------------------|-----|-----|------|--|
| Card Input Clock |                                                      |                  |     |     |      |  |
| SD1              | Clock Frequency (MMC Full Speed/High Speed)          | f <sub>PP</sub>  | 0   | 52  | MHz  |  |
| SSP Out          | SSP Output / Card Inputs CMD, DAT (Reference to CLK) |                  |     |     |      |  |
| SD2              | SSP Output Delay                                     | t <sub>OD</sub>  | -5  | 5   | ns   |  |
| SSP Inpu         | SSP Input / Card Outputs CMD, DAT (Reference to CLK) |                  |     |     |      |  |
| SD3              | SSP Input Setup Time                                 | t <sub>ISU</sub> | 2.5 | _   | ns   |  |
| SD4              | SSP Input Hold Time                                  | t <sub>IH</sub>  | 2.5 | _   | ns   |  |

<sup>&</sup>lt;sup>2</sup> In normal speed mode for the SD/SDIO card, clock frequency can be any value between 0 ~ 25 MHz. In high speed mode, clock frequency can be any value between 0 ~ 50 MHz.

In normal speed mode for MMC card, clock frequency can be any value between 0 ~ 20 MHz. In high speed mode, clock frequency can be any value between 0 ~ 52MHz.

<sup>&</sup>lt;sup>4</sup> To satisfy hold timing, the delay difference between clock input and cmd/data input must not exceed 2ns.

#### 3.4.14.3 MS (Memory Stick) AC Timing

The SSP module, which also has the function of a memory stick host controller, is compatible with the Sony Memory Stick version 1.x and Memory Stick PRO.

Figure 42, Figure 43 and Table 44 show the timing of the Memory Stick. Table 59 and Table 60 list the Memory Stick timing characteristics.



Figure 42. MS Clock Time Waveforms



Figure 43. MS Serial Transfer Mode Timing Diagram



Figure 44. MS Parallel Transfer Mode Timing Diagram

**Table 59. MS Serial Transfer Timing Parameters** 

| ID   | Parameter             | Symbol | Min | Max | Units |
|------|-----------------------|--------|-----|-----|-------|
| MS1  | SCK Cycle Time        | tCLKc  | 50  | _   | ns    |
| MS2  | SCK High Pulse Time   | tCLKwh | 15  | _   | ns    |
| MS3  | SCK Low Pulse Time    | tCLKwl | 15  | _   | ns    |
| MS4  | SCK Rise Time         | tCLKr  | _   | 10  | ns    |
| MS5  | SCK Fall Time         | tCLKf  | _   | 10  | ns    |
| MS6  | BS Setup Time         | tBSsu  | 5   | _   | ns    |
| MS7  | BS Hold Time          | tBSh   | 5   | _   | ns    |
| MS8  | DATA Setup Time       | tDsu   | 5   | _   | ns    |
| MS9  | DATA Hold Time        | tDh    | 5   | _   | ns    |
| MS10 | DATA Input Delay Time | tDd    | _   | 15  | ns    |

**Table 60. MS Parallel Transfer Timing Parameters** 

| ID  | Parameter           | Symbol | Min | Max | Units |
|-----|---------------------|--------|-----|-----|-------|
| MS1 | SCK Cycle Time      | tCLKc  | 25  | _   | ns    |
| MS2 | SCK High Pulse Time | tCLKwh | 5   | _   | ns    |
| MS3 | SCK Low Pulse Time  | tCLKwl | 5   | _   | ns    |

**Table 60. MS Parallel Transfer Timing Parameters (continued)** 

| ID   | Parameter             |       | Min | Max | Units |
|------|-----------------------|-------|-----|-----|-------|
| MS4  | SCK Rise Time         |       | _   | 10  | ns    |
| MS5  | SCK Fall Time         |       | _   | 10  | ns    |
| MS11 | BS Setup Time         | tBSsu | 8   | _   | ns    |
| MS12 | 2 BS Hold Time        |       | 1   | _   | ns    |
| MS13 | S13 DATA Setup Time   |       | 8   | _   | ns    |
| MS14 | S14 DATA Hold Time    |       | 1   | _   | ns    |
| MS15 | DATA Input Delay Time | tDd   | _   | 15  | ns    |

## 3.4.14.4 SPI AC Timing

Figure 45 depicts the master mode and slave mode timings of the SPI, and Table 61 lists the timing parameters.



Figure 45. SPI Interface Timing Diagram

**Table 61. SPI Interface Timing Parameters** 

| ID   | Parameter                     | Symbol                 | Min. | Max. | Units |
|------|-------------------------------|------------------------|------|------|-------|
| CS1  | SCK cycle time                | t <sub>clk</sub>       | 50   | _    | ns    |
| CS2  | SCK high or low time          | t <sub>SW</sub>        | 25   | _    | ns    |
| CS3  | SCK rise or fall              | t <sub>RISE/FALL</sub> | _    | 7.6  | ns    |
| CS4  | SSn pulse width               | t <sub>CSLH</sub>      | 25   | _    | ns    |
| CS5  | SSn lead time (CS setup time) | t <sub>SCS</sub>       | 25   | _    | ns    |
| CS6  | SSn lag time (CS hold time)   | t <sub>HCS</sub>       | 25   | _    | ns    |
| CS7  | MOSI setup time               | t <sub>Smosi</sub>     | 5    | _    | ns    |
| CS8  | MOSI hold time                | t <sub>Hmosi</sub>     | 5    | _    | ns    |
| CS9  | MISO setup time               | t <sub>Smiso</sub>     | 5    | _    | ns    |
| CS10 | MISO hold time                | t <sub>Hmiso</sub>     | 5    | _    | ns    |

## 3.4.15 UART (UARTAPP and DebugUART) AC Timing

This section describes the UART module AC timing which is applicable to both UARTAPP and DebugUART.

### 3.4.15.1 UART Transmit Timing

Figure 43 shows the UART transmit timing, showing only 8 data bits and 1 stop bit. Table 62 describes the timing parameter (UA1) shown in the figure.



Figure 46. UART Transmit Timing Diagram

**Table 62. UART Transmit Timing Parameters** 

| ID  | Parameter         | Symbol            | Min.                                                | Max.                                            | Units |
|-----|-------------------|-------------------|-----------------------------------------------------|-------------------------------------------------|-------|
| UA1 | Transmit Bit Time | t <sub>Tbit</sub> | 1/F <sub>baud_rate</sub> 1 - T <sub>ref_clk</sub> 2 | 1/F <sub>baud_rate</sub> + T <sub>ref_clk</sub> |       |

F<sub>baud\_rate</sub>: Baud rate frequency. The maximum baud rate the UARTAPP can support is 3.25 Mbps. The maximum baud rate of DebugUART is 115.2 kbps.

## 3.4.15.2 UART Receive Timing

Figure 47 shows the UART receive timing, showing only 8 data bits and 1 stop bit. Table 63 describes the timing parameter (UA2) shown in the figure.



Figure 47. UART Receive Timing Diagram

<sup>&</sup>lt;sup>2</sup> T<sub>ref\_clk</sub>: The period of UART reference clock *ref\_clk* (which is APBX clock = 24 MHz).

**Table 63. UART Receive Timing Parameters** 

| ID  | Parameter                     | Symbol            | Min.                                                                        | Max.                                                           | Units |
|-----|-------------------------------|-------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------|-------|
| UA2 | Receive bit time <sup>1</sup> | t <sub>Rbit</sub> | 1/F <sub>baud_rate</sub> <sup>2</sup> - 1/(16<br>× F <sub>baud_rate</sub> ) | 1/F <sub>baud_rate</sub> + 1/(16<br>× F <sub>baud_rate</sub> ) |       |

Note: The UART receiver can tolerate  $1/(16 \times F_{baud\_rate})$  tolerance in each bit. But accumulation tolerance in one frame must not exceed  $3/(16 \times F_{baud\_rate})$ .

# 4 Package Information and Contact Assignment

## 4.1 289-Ball MAPBGA—Case 14 x 14 mm, 0.8 mm Pitch

Figure 48 shows the i.MX28 production package. The following notes apply to Figure 48:

- All dimensions are in millimeters.
- Dimensioning and tolerancing per ASME Y14.5M-1994.
- Maximum solder bump diameter measured parallel to datum A.
- Datum A, the seating plane, is determined by the spherical crowns of the solder bumps.
- Parallelism measurement shall exclude any effect of mark on top surface of package.

F<sub>baud\_rate</sub>: Baud rate frequency. The maximum baud rate the UARTAPP can support is 3.25 Mbps. The maximum baud rate of DebugUART is 115 kbps.



Figure 48. i.MX28 Production Package

# 4.2 Ground, Power, Sense, and Reference Contact Assignments

Table 64 shows power and ground contact assignments for the MAPBGA package.

**Table 64. MAPBGA Power and Ground Contact Assignments** 

| Contact Name | Contact Assignment                          |
|--------------|---------------------------------------------|
| VDDA1        | C13                                         |
| VDDD         | G12,G11,F10,F11,K12,F12,G10                 |
| VDDIO18      | G8,F9,F8,G9                                 |
| VDDIO33      | H8,J8,N3,G3,E6,J9,J10,A7,E16                |
| VDDIO33_EMI  | N17                                         |
| VDDIO_EMI    | P11,R13,N13,N15,G17,M12,M10,G13,M11,L13,G15 |
| VDDIO_EMIQ   | K15,J13,R15                                 |

Table 64. MAPBGA Power and Ground Contact Assignments (continued)

| Contact Name | Contact Assignment                                                                 |
|--------------|------------------------------------------------------------------------------------|
| VDDXTAL      | C12                                                                                |
| VSS          | E15,L11,A1,K10,K11,J11,M14,H11,U1,H9,H12,H3,K9,C16,L10,H16,J12,H10,B7,E5,J15,A9,N4 |
| VSSA1        | B13                                                                                |
| VSSA2        | B11                                                                                |
| VSSIO_EMI    | F16,R10,H14,M16,F14,L12,P16,U17,T14,P14,R12                                        |

# 4.3 Signal Contact Assignments

Table 65 lists the i.MX28 MAPBGA package signal contact assignments.

**Table 65. MAPBGA Contact Assignments** 

|               | Assignment |
|---------------|------------|
| AUARTO_CTS J6 |            |
| AUARTO_RTS J7 |            |
| AUARTO_RX G5  |            |
| AUARTO_TX H5  |            |
| AUART1_CTS K5 |            |
| AUART1_RTS J5 |            |
| AUART1_RX L4  |            |
| AUART1_TX K4  |            |
| AUART2_CTS H6 |            |
| AUART2_RTS H7 |            |
| AUART2_RX F6  |            |
| AUART2_TX F5  |            |
| AUART3_CTS L6 |            |
| AUART3_RTS K6 |            |
| AUART3_RX M5  |            |
| AUART3_TX L5  |            |
| BATTERY A1    | 5          |
| DCDC_BATT B1  | 5          |
| DCDC_GND A1   | 7          |
| DCDC_LN1 B1   | 7          |
| DCDC_LP A1    | 6          |
| DCDC_VDDA B1  | 6          |

| Signal Name  | Contact<br>Assignment |
|--------------|-----------------------|
| EMI_DQS1N    | J16                   |
| EMI_ODT0     | R17                   |
| EMI_ODT1     | T17                   |
| EMI_RASN     | R16                   |
| EMI_VREF0    | R14                   |
| EMI_VREF1    | K13                   |
| EMI_WEN      | T15                   |
| ENETO_COL    | J4                    |
| ENETO_CRS    | J3                    |
| ENET0_MDC    | G4                    |
| ENETO_MDIO   | H4                    |
| ENET0_RXD0   | H1                    |
| ENET0_RXD1   | H2                    |
| ENET0_RXD2   | J1                    |
| ENET0_RXD3   | J2                    |
| ENETO_RX_CLK | F3                    |
| ENETO_RX_EN  | E4                    |
| ENET0_TXD0   | F1                    |
| ENET0_TXD1   | F2                    |
| ENET0_TXD2   | G1                    |
| ENET0_TXD3   | G2                    |
| ENET0_TX_CLK | E3                    |

| Signal Name | Contact<br>Assignment |
|-------------|-----------------------|
| LCD_D17     | R3                    |
| LCD_D18     | U4                    |
| LCD_D19     | T4                    |
| LCD_D20     | R4                    |
| LCD_D21     | U5                    |
| LCD_D22     | T5                    |
| LCD_D23     | R5                    |
| LCD_DOTCLK  | N1                    |
| LCD_ENABLE  | N5                    |
| LCD_HSYNC   | M1                    |
| LCD_RD_E    | P4                    |
| LCD_RESET   | M6                    |
| LCD_RS      | M4                    |
| LCD_VSYNC   | L1                    |
| LCD_WR_RWN  | K1                    |
| LRADC0      | C15                   |
| LRADC1      | C9                    |
| LRADC2      | C8                    |
| LRADC3      | D9                    |
| LRADC4      | D13                   |
| LRADC5      | D15                   |
| LRADC6      | C14                   |

**Table 65. MAPBGA Contact Assignments (continued)** 

| Signal Name | Contact<br>Assignment |
|-------------|-----------------------|
| DCDC_VDDD   | D17                   |
| DCDC_VDDIO  | C17                   |
| DEBUG       | B9                    |
| EMI_A00     | U15                   |
| EMI_A01     | U12                   |
| EMI_A02     | U14                   |
| EMI_A03     | T11                   |
| EMI_A04     | U10                   |
| EMI_A05     | R11                   |
| EMI_A06     | R9                    |
| EMI_A07     | N11                   |
| EMI_A08     | U9                    |
| EMI_A09     | P10                   |
| EMI_A10     | U13                   |
| EMI_A11     | T10                   |
| EMI_A12     | U11                   |
| EMI_A13     | Т9                    |
| EMI_A14     | N10                   |
| EMI_BA0     | T16                   |
| EMI_BA1     | T12                   |
| EMI_BA2     | N12                   |
| EMI_CASN    | U16                   |
| EMI_CE0N    | P12                   |
| EMI_CE1N    | P9                    |
| EMI_CKE     | T13                   |
| EMI_CLK     | L17                   |
| EMI_CLKN    | L16                   |
| EMI_D00     | N16                   |
| EMI_D01     | M13                   |
| EMI_D02     | P15                   |
| EMI_D03     | N14                   |
| EMI_D04     | P13                   |

| Signal Name | Contact<br>Assignment |  |  |  |  |
|-------------|-----------------------|--|--|--|--|
| ENETO_TX_EN | F4                    |  |  |  |  |
| ENET_CLK    | E2                    |  |  |  |  |
| GPMI_ALE    | P6                    |  |  |  |  |
| GPMI_CE0N   | N7                    |  |  |  |  |
| GPMI_CE1N   | N9                    |  |  |  |  |
| GPMI_CE2N   | M7                    |  |  |  |  |
| GPMI_CE3N   | M9                    |  |  |  |  |
| GPMI_CLE    | P7                    |  |  |  |  |
| GPMI_D00    | U8                    |  |  |  |  |
| GPMI_D01    | Т8                    |  |  |  |  |
| GPMI_D02    | R8                    |  |  |  |  |
| GPMI_D03    | U7                    |  |  |  |  |
| GPMI_D04    | T7                    |  |  |  |  |
| GPMI_D05    | R7                    |  |  |  |  |
| GPMI_D06    | U6                    |  |  |  |  |
| GPMI_D07    | Т6                    |  |  |  |  |
| GPMI_RDN    | R6                    |  |  |  |  |
| GPMI_RDY0   | N6                    |  |  |  |  |
| GPMI_RDY1   | N8                    |  |  |  |  |
| GPMI_RDY2   | M8                    |  |  |  |  |
| GPMI_RDY3   | L8                    |  |  |  |  |
| GPMI_RESETN | L9                    |  |  |  |  |
| GPMI_WRN    | P8                    |  |  |  |  |
| HSADC0      | B14                   |  |  |  |  |
| I2C0_SCL    | C7                    |  |  |  |  |
| I2C0_SDA    | D8                    |  |  |  |  |
| JTAG_RTCK   | E14                   |  |  |  |  |
| JTAG_TCK    | E11                   |  |  |  |  |
| JTAG_TDI    | E12                   |  |  |  |  |
| JTAG_TDO    | E13                   |  |  |  |  |
| JTAG_TMS    | D12                   |  |  |  |  |
| JTAG_TRST   | D14                   |  |  |  |  |
|             |                       |  |  |  |  |

| Signal Name  | Contact<br>Assignment |  |  |  |  |  |  |  |
|--------------|-----------------------|--|--|--|--|--|--|--|
| PSWITCH      | A11                   |  |  |  |  |  |  |  |
| PWM0         | K7                    |  |  |  |  |  |  |  |
| PWM1         | L7                    |  |  |  |  |  |  |  |
| PWM2         | K8                    |  |  |  |  |  |  |  |
| PWM3         | E9                    |  |  |  |  |  |  |  |
| PWM4         | E10                   |  |  |  |  |  |  |  |
| RESETN       | A14                   |  |  |  |  |  |  |  |
| RTC_XTALI    | D11                   |  |  |  |  |  |  |  |
| RTC_XTALO    | C11                   |  |  |  |  |  |  |  |
| SAIF0_BITCLK | F7                    |  |  |  |  |  |  |  |
| SAIF0_LRCLK  | G6                    |  |  |  |  |  |  |  |
| SAIF0_MCLK   | G7                    |  |  |  |  |  |  |  |
| SAIF0_SDATA0 | E7                    |  |  |  |  |  |  |  |
| SAIF1_SDATA0 | E8                    |  |  |  |  |  |  |  |
| SPDIF        | D7                    |  |  |  |  |  |  |  |
| SSP0_CMD     | A4                    |  |  |  |  |  |  |  |
| SSP0_DATA0   | B6                    |  |  |  |  |  |  |  |
| SSP0_DATA1   | C6                    |  |  |  |  |  |  |  |
| SSP0_DATA2   | D6                    |  |  |  |  |  |  |  |
| SSP0_DATA3   | A5                    |  |  |  |  |  |  |  |
| SSP0_DATA4   | B5                    |  |  |  |  |  |  |  |
| SSP0_DATA5   | C5                    |  |  |  |  |  |  |  |
| SSP0_DATA6   | D5                    |  |  |  |  |  |  |  |
| SSP0_DATA7   | B4                    |  |  |  |  |  |  |  |
| SSP0_DETECT  | D10                   |  |  |  |  |  |  |  |
| SSP0_SCK     | A6                    |  |  |  |  |  |  |  |
| SSP1_CMD     | C1                    |  |  |  |  |  |  |  |
| SSP1_DATA0   | D1                    |  |  |  |  |  |  |  |
| SSP1_DATA3   | E1                    |  |  |  |  |  |  |  |
| SSP1_SCK     | B1                    |  |  |  |  |  |  |  |
| SSP2_MISO    | B3                    |  |  |  |  |  |  |  |
| SSP2_MOSI    | C3                    |  |  |  |  |  |  |  |

Table 65. MAPBGA Contact Assignments (continued)

| Signal Name         | Contact<br>Assignment |  |  |  |  |  |  |  |
|---------------------|-----------------------|--|--|--|--|--|--|--|
| EMI_D05             | P17                   |  |  |  |  |  |  |  |
| EMI_D06             | L14                   |  |  |  |  |  |  |  |
| EMI_D07             | M17                   |  |  |  |  |  |  |  |
| EMI_D08             | G16                   |  |  |  |  |  |  |  |
| EMI_D09             | H15                   |  |  |  |  |  |  |  |
| EMI_D10             | G14                   |  |  |  |  |  |  |  |
| EMI_D11             | J14                   |  |  |  |  |  |  |  |
| EMI_D12             | H13                   |  |  |  |  |  |  |  |
| EMI_D13             | H17                   |  |  |  |  |  |  |  |
| EMI_D14             | F13                   |  |  |  |  |  |  |  |
| EMI_D15             | F17                   |  |  |  |  |  |  |  |
| EMI_DDR_OPE<br>N    | K14                   |  |  |  |  |  |  |  |
| EMI_DDR_OPE<br>N_FB | L15                   |  |  |  |  |  |  |  |
| EMI_DQM0            | M15                   |  |  |  |  |  |  |  |
| EMI_DQM1            | F15                   |  |  |  |  |  |  |  |
| EMI_DQS0            | K17                   |  |  |  |  |  |  |  |
| EMI_DQS0N           | K16                   |  |  |  |  |  |  |  |
| EMI_DQS1            | J17                   |  |  |  |  |  |  |  |

| Signal Name | Contact<br>Assignment |  |  |  |  |  |  |  |
|-------------|-----------------------|--|--|--|--|--|--|--|
| LCD_CS      | P5                    |  |  |  |  |  |  |  |
| LCD_D00     | K2                    |  |  |  |  |  |  |  |
| LCD_D01     | K3                    |  |  |  |  |  |  |  |
| LCD_D02     | L2                    |  |  |  |  |  |  |  |
| LCD_D03     | L3                    |  |  |  |  |  |  |  |
| LCD_D04     | M2                    |  |  |  |  |  |  |  |
| LCD_D05     | МЗ                    |  |  |  |  |  |  |  |
| LCD_D06     | N2                    |  |  |  |  |  |  |  |
| LCD_D07     | P1                    |  |  |  |  |  |  |  |
| LCD_D08     | P2                    |  |  |  |  |  |  |  |
| LCD_D09     | P3                    |  |  |  |  |  |  |  |
| LCD_D10     | R1                    |  |  |  |  |  |  |  |
| LCD_D11     | R2                    |  |  |  |  |  |  |  |
| LCD_D12     | T1                    |  |  |  |  |  |  |  |
| LCD_D13     | T2                    |  |  |  |  |  |  |  |
| LCD_D14     | U2                    |  |  |  |  |  |  |  |
| LCD_D15     | U3                    |  |  |  |  |  |  |  |
| LCD_D16     | T3                    |  |  |  |  |  |  |  |

| Signal Name | Contact<br>Assignment |  |  |  |  |  |  |  |
|-------------|-----------------------|--|--|--|--|--|--|--|
| SSP2_SCK    | А3                    |  |  |  |  |  |  |  |
| SSP2_SS0    | C4                    |  |  |  |  |  |  |  |
| SSP2_SS1    | D3                    |  |  |  |  |  |  |  |
| SSP2_SS2    | D4                    |  |  |  |  |  |  |  |
| SSP3_MISO   | B2                    |  |  |  |  |  |  |  |
| SSP3_MOSI   | C2                    |  |  |  |  |  |  |  |
| SSP3_SCK    | A2                    |  |  |  |  |  |  |  |
| SSP3_SS0    | D2                    |  |  |  |  |  |  |  |
| TESTMODE    | C10                   |  |  |  |  |  |  |  |
| USB0DM      | A10                   |  |  |  |  |  |  |  |
| USB0DP      | B10                   |  |  |  |  |  |  |  |
| USB1DM      | B8                    |  |  |  |  |  |  |  |
| USB1DP      | A8                    |  |  |  |  |  |  |  |
| VDD1P5      | D16                   |  |  |  |  |  |  |  |
| VDD4P2      | A13                   |  |  |  |  |  |  |  |
| VDD5V       | E17                   |  |  |  |  |  |  |  |
| XTALI       | A12                   |  |  |  |  |  |  |  |
| XTALO       | B12                   |  |  |  |  |  |  |  |

# 4.4 i.MX28 Ball Map

Figure 49 shows the MAPBGA ball map.

Figure 49. 289-pin MAPBGA Ball Map

|   | 1                  | 2                  | 3                    | 4                   | 5                  | 6                   | 7                    | 8                    | 9                   | 10                  | 11                | 12                | 13                 | 14                   | 15                          | 16                | 17                  |   |
|---|--------------------|--------------------|----------------------|---------------------|--------------------|---------------------|----------------------|----------------------|---------------------|---------------------|-------------------|-------------------|--------------------|----------------------|-----------------------------|-------------------|---------------------|---|
| A | VSS                | SSP3<br>_SCK       | SSP2<br>_SCK         | SSP0<br>_CMD        | SSP0<br>_DAT<br>A3 | SSP0<br>_SCK        | VDDI<br>O33          | USB1<br>DP           | VSS                 | USB0<br>DM          | PSWI<br>TCH       | XTALI             | VDD4<br>P2         | RESE<br>TN           | BATT<br>ERY                 | DCDC<br>_LP       | DCDC<br>_GND        | A |
| В | SSP1<br>_SCK       | SSP3<br>_MIS<br>O  | SSP2<br>_MIS<br>O    | SSP0<br>_DAT<br>A7  | SSP0<br>_DAT<br>A4 | SSP0<br>_DAT<br>A0  | vss                  |                      | DEBU<br>G           |                     |                   |                   |                    |                      |                             |                   | DCDC<br>_LN1        | В |
| С | SSP1<br>_CMD       | SSP3<br>_MOS<br>I  | SSP2<br>_MOS<br>I    | SSP2<br>_SS0        | SSP0<br>_DAT<br>A5 | SSP0<br>_DAT<br>A1  | I2C0_<br>SCL         |                      | LRAD<br>C1          | TEST<br>MOD<br>E    |                   |                   |                    |                      |                             | VSS               | DCDC<br>_VDD<br>IO  | С |
| D | SSP1<br>_DAT<br>A0 | SSP3<br>_SS0       | SSP2<br>_SS1         | SSP2<br>_SS2        | SSP0<br>_DAT<br>A6 | SSP0<br>_DAT<br>A2  | SPDI<br>F            | I2C0_<br>SDA         |                     | SSP0<br>_DET<br>ECT |                   | JTAG<br>_TMS      |                    | JTAG<br>_TRS<br>T    |                             |                   | DCDC<br>_VDD<br>_D  | D |
| E | SSP1<br>_DAT<br>A3 | ENET<br>_CLK       | ENET<br>0_TX<br>_CLK | ENET<br>0_RX<br>_EN | vss                | VDDI<br>O33         | SAIF0<br>_SDA<br>TA0 | SAIF1<br>_SDA<br>TA0 | PWM<br>3            | PWM<br>4            | JTAG<br>_TCK      | JTAG<br>_TDI      | JTAG<br>_TDO       | JTAG<br>_RTC<br>K    | vss                         | VDDI<br>O33       | VDD5<br>V           | E |
| F | ENET<br>0_TX<br>D0 | ENET<br>0_TX<br>D1 | ENET<br>0_RX<br>_CLK | ENET<br>0_TX<br>_EN | AUAR<br>T2_T<br>X  | AUAR<br>T2_R<br>X   | SAIF0<br>_BITC<br>LK | VDDI<br>O18          | VDDI<br>O18         | VDDD                | VDDD              | VDDD              | EMI_<br>D14        | VSSI<br>O_EM<br>I    | EMI_<br>DQM1                | VSSI<br>O_EM<br>I | EMI_<br>D15         | F |
| G | ENET<br>0_TX<br>D2 | ENET<br>0_TX<br>D3 | VDDI<br>O33          | ENET<br>0_MD<br>C   | AUAR<br>TO_R<br>X  | SAIF0<br>_LRC<br>LK | SAIF0<br>_MCL<br>K   | VDDI<br>O18          | VDDI<br>O18         | VDDD                | VDDD              | VDDD              | VDDI<br>O_EM<br>I  | EMI_<br>D10          | VDDI<br>O_EM<br>I           | EMI_<br>D08       | VDDI<br>O_EM<br>I   | G |
| н | ENET<br>0_RX<br>D0 | ENET<br>0_RX<br>D1 | vss                  | ENET<br>0_MD<br>IO  | AUAR<br>TO_T<br>X  | AUAR<br>T2_C<br>TS  | AUAR<br>T2_R<br>TS   | VDDI<br>O33          | vss                 | vss                 | vss               | VSS               | EMI_<br>D12        | VSSI<br>O_EM<br>I    | EMI_<br>D09                 | VSS               | EMI_<br>D13         | н |
| J | ENET<br>0_RX<br>D2 | ENET<br>0_RX<br>D3 | ENET<br>0_CR<br>S    | ENET<br>0_CO<br>L   | AUAR<br>T1_R<br>TS | AUAR<br>T0_C<br>TS  | AUAR<br>T0_R<br>TS   | VDDI<br>O33          | VDDI<br>O33         | VDDI<br>O33         | vss               | vss               | VDDI<br>O_EM<br>IQ | EMI_<br>D11          | VSS                         | EMI_<br>DQS1<br>N | EMI_<br>DQS1        | 7 |
| к | LCD_<br>WR_<br>RWN | LCD_<br>D00        | LCD_<br>D01          | AUAR<br>T1_T<br>X   | AUAR<br>T1_C<br>TS | AUAR<br>T3_R<br>TS  | PWM<br>0             | PWM<br>2             | vss                 | vss                 | vss               | VDDD              | EMI_<br>VREF<br>1  | EMI_<br>DDR_<br>OPEN | VDDI<br>O_EM<br>IQ          | EMI_<br>DQS0<br>N | EMI_<br>DQS0        | K |
| L | LCD_<br>VSYN<br>C  | LCD_<br>D02        | LCD_<br>D03          | AUAR<br>T1_R<br>X   | AUAR<br>T3_T<br>X  | AUAR<br>T3_C<br>TS  | PWM<br>1             |                      | GPMI<br>_RES<br>ETN | VSS                 | VSS               | VSSI<br>O_EM<br>I | VDDI<br>O_EM<br>I  | EMI_<br>D06          | EMI_<br>DDR_<br>OPEN<br>_FB | EMI_<br>CLKN      | EMI_<br>CLK         | L |
| М | LCD_<br>HSYN<br>C  | LCD_<br>D04        | LCD_<br>D05          | LCD_<br>RS          | AUAR<br>T3_R<br>X  | LCD_<br>RESE<br>T   | GPMI<br>_CE2<br>N    | GPMI<br>_RDY<br>2    | GPMI<br>_CE3<br>N   | VDDI<br>O_EM<br>I   | VDDI<br>O_EM<br>I | VDDI<br>O_EM<br>I | EMI_<br>D01        | VSS                  | EMI_<br>DQM0                | VSSI<br>O_EM<br>I | EMI_<br>D07         | М |
| N | LCD_<br>DOTC<br>LK | LCD_<br>D06        | VDDI<br>O33          | VSS                 | LCD_<br>ENAB<br>LE | GPMI<br>_RDY<br>0   | GPMI<br>_CE0<br>N    | GPMI<br>_RDY<br>1    | GPMI<br>_CE1<br>N   | EMI_<br>A14         | EMI_<br>A07       | EMI_<br>BA2       | VDDI<br>O_EM<br>I  | EMI_<br>D03          | VDDI<br>O_EM<br>I           | EMI_<br>D00       | VDDI<br>O33_<br>EMI | N |
| P | LCD_<br>D07        | LCD_<br>D08        | LCD_<br>D09          | LCD_<br>RD_E        | LCD <sub>-</sub>   | GPMI<br>_ALE        |                      | GPMI<br>_WR<br>N     | EMI_<br>CE1N        | EMI_<br>A09         | VDDI<br>O_EM<br>I | EMI_<br>CE0N      | EMI_<br>D04        | VSSI<br>O_EM<br>I    | EMI_<br>D02                 | VSSI<br>O_EM<br>I | EMI_<br>D05         | P |
| R | LCD_<br>D10        | LCD_<br>D11        | LCD_<br>D17          | LCD_<br>D20         | LCD_<br>D23        | GPMI<br>_RDN        |                      |                      | EMI_<br>A06         | VSSI<br>O_EM<br>I   | EMI_<br>A05       | VSSI<br>O_EM<br>I | VDDI<br>O_EM<br>I  | EMI_<br>VREF<br>0    | VDDI<br>O_EM<br>IQ          | EMI_<br>RASN      | EMI_<br>ODT0        | R |
| т | LCD_<br>D12        | LCD_<br>D13        | LCD_<br>D16          | LCD_<br>D19         | LCD_<br>D22        |                     | GPMI<br>_D04         | GPMI<br>_D01         | EMI_<br>A13         | EMI_<br>A11         | EMI_<br>A03       | EMI_<br>BA1       | EMI_<br>CKE        | VSSI<br>O_EM<br>I    | EMI_<br>WEN                 | EMI_<br>BA0       | EMI_<br>ODT1        | т |
| U | vss                | LCD_<br>D14        | LCD_<br>D15          | LCD_<br>D18         | LCD_<br>D21        | GPMI<br>_D06        | GPMI<br>_D03         | GPMI<br>_D00         | EMI_<br>A08         | EMI_<br>A04         | EMI_<br>A12       | EMI_<br>A01       | EMI_<br>A10        | EMI_<br>A02          | EMI_<br>A00                 | EMI_<br>CASN      | VSSI<br>O_EM<br>I   | U |
|   | 1                  | 2                  | 3                    | 4                   | 5                  | 6                   | 7                    | 8                    | 9                   | 10                  | 11                | 12                | 13                 | 14                   | 15                          | 16                | 17                  |   |

# **5** Revision History

Table 66 summarizes revisions to this document.

#### **Table 66. Revision History**

| Rev | Da   | Date   | Revision             |
|-----|------|--------|----------------------|
| Α   | 12/2 | 2/2009 | Initial NDA release. |

#### THIS PAGE INTENTIONALLY LEFT BLANK

#### How to Reach Us:

#### Home Page:

www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc.
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
1-800-521-6274 or
+1-480-768-2130
www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French)

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

www.freescale.com/support

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor
Literature Distribution Center
1-800 441-2447 or
+1-303-675-2140
Fax: +1-303-675-2150
LDCForFreescaleSemiconductor
@ hibbertgroup.com

Document Number: IMX28CEC

Rev. A 12/2009 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. ARM is the registered trademark of ARM Limited. ARM926EJ-S, CoreSight, and ETM9 are trademarks of ARM Limited. IEEE 1588 and IEEE 1149 are trademarks and IEEE 802.3 is a registered trademark of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE.

© Freescale Semiconductor, Inc., 2009. All rights reserved.



