



# M3 Starter Kit Pro (RTP0RC7796SKBX0010S)

# H3 Starter Kit Premier (RTP0RC7795SKBX0010S, RTP0RC77951SKBX010S)

All information contained in these materials, including products and product specifications, represents information on the product at the time of publication and is subject to change by Renesas Electronics Corp. without notice. Please review the latest information published by Renesas Electronics Corp. through various means, including the Renesas Electronics Corp. website (http://www.renesas.com).

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of and application semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, examples. software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other disputes involving such information patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawing, chart, program, algorithm, application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or other others.
- 4. You shall not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics products.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. When using the Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat radiation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions or failure or accident arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall not use Renesas Electronics products or technologies for (1) any purpose relating to the development, design, manufacture, use, stockpiling, etc., of weapons of mass destruction, such as nuclear weapons, chemical weapons, or biological weapons, or missiles (including unmanned aerial vehicles (UAVs)) for delivering such weapons, (2) any purpose relating to the development, design, manufacture, or use of conventional weapons, or (3) any other purpose of disturbing international peace and security, and you shall not sell, export, lease, transfer, or release Renesas Electronics products or technologies to any third party whether directly or indirectly with knowledge or reason to know that the third party or any other party will engage in the activities described above. When exporting, selling, transferring, etc., Renesas Electronics products or technologies, you shall comply with any applicable export control laws and regulations promulgated and administered by the governments of the countries asserting jurisdiction over the parties or transactions
- 10. Please acknowledge and agree that you shall bear all the losses and damages which are incurred from the misuse or violation of the terms and conditions described in this document, including this notice, and hold Renesas Electronics harmless, if such misuse or violation results from your resale or making Renesas Electronics products available any third party.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

#### General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

#### 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

The reserved addresses are provided for the possible future expansion of functions. Do not access
these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

The characteristics of Microprocessing unit or Microcontroller unit products in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

# R-Car Starter Kit H3/M3 Overview

June 5, 2017

In this document, read

R-Car Starter Kit Premier (RTP0RC7795SKBX0010S) Device is R-Car H3 ver1.1.

R-Car Starter Kit Premier (RTP0RC77951SKBX010S) Device is R-Car H3 ver2.0.

R-Car Starter Kit Pro (RTP0RC7796SKBX0010S) Device is R-Car M3.

#### Renesas Microcomputer

#### 1. Overview

#### 1.1 Introduction

The R-Car H3/M3 is an SOC that features the basic functions for next-generation car navigation systems.

The R-Car H3/M3 includes:

#### R-Car H3 ver1.1 R-Car H3 ver2.0

- Four 1.5-GHz ARM® Cortex®-A57 MPCore™ cores,
- Four 1.2-GHz ARM® Cortex®-A53 MPCore™ cores,
- Memory controller for LPDDR4 with 32 bits  $\times$  4 channels,
- 1channel for RGB888 output and 1channel for LVDS,
- Serial ATA interface,

#### R-Car H3 ver1.1

- 4 channels MIPI-CSI2 Video Input, 2 channels digital Video Input,
- USB3.0 x 2ch and USB2.0 x 3ch interfaces,

#### R-Car H3 ver2.0

- 3 channels MIPI-CSI2 Video Input, 2 channels digital Video Input,
- USB3.0 x 1ch and USB2.0 x 4ch interfaces,

#### R-Car M3

- Two 1.5-GHz ARM® Cortex®-A57 MPCore™ cores,
- Four 1.3-GHz ARM® Cortex®-A53 MPCore™ cores,
- Memory controller for LPDDR4 with 32 bits × 2 channels,
- 1channel for RGB888 output and 1channel for LVDS,
- 2 channels MIPI-CSI2 Video Input, 2channels digital Video Input,
- USB3.0 x 1ch and USB2.0 x 2ch interfaces,

#### R-Car H3 ver1.1 R-Car H3 ver2.0 R-Car M3

- Three-dimensional graphics engines,
- Video processing units,
- Sound units,
- · PCI Express interface,
- · CAN interface, and
- EtherAVB.

Note: ARM and Cortex are registered trademark of ARM Limited. All other brands or product names are the property of their respective holders.

# 1.2 List of Specifications

### 1.2.1 ARM Core

| Item                        | Description                                                        |  |  |  |
|-----------------------------|--------------------------------------------------------------------|--|--|--|
| System CPU Cortex-A57       | L1 I/D cache 48K/32 Kbytes,                                        |  |  |  |
| R-Car H3 ver1.1             | R-Car H3 ver1.1 R-Car H3 ver2.0                                    |  |  |  |
| R-Car H3 ver2.0             | ARM Cortex-A57 Quad MPCore 1.5 GHz                                 |  |  |  |
| R-Car M3                    | L2 cache 2 Mbytes                                                  |  |  |  |
|                             | R-Car M3                                                           |  |  |  |
|                             | ARM Cortex-A57 Dual MPCore 1.5 GHz                                 |  |  |  |
|                             | L2 cache 1 Mbytes                                                  |  |  |  |
|                             | R-Car H3 ver1.1 R-Car H3 ver2.0 R-Car M3                           |  |  |  |
|                             | <ul> <li>NEON™/VFPv4 supported</li> </ul>                          |  |  |  |
|                             | Security extension supported                                       |  |  |  |
|                             | Virtualization supported                                           |  |  |  |
|                             | ARMv8 architecture                                                 |  |  |  |
| System CPU Cortex-A53       | R-Car H3 ver1.1 R-Car H3 ver2.0                                    |  |  |  |
| R-Car H3 ver1.1             | ARM Cortex-A53 Quad MPCore 1.2GHz                                  |  |  |  |
| R-Car H3 ver2.0             | R-Car M3                                                           |  |  |  |
| R-Car M3                    | ARM Cortex-A53 Quad MPCore 1.3GHz                                  |  |  |  |
|                             | R-Car H3 ver1.1 R-Car H3 ver2.0 R-Car M3                           |  |  |  |
|                             | <ul> <li>L1 I/D cache 32/32 KBytes, L2 cache 512 KBytes</li> </ul> |  |  |  |
|                             | <ul> <li>NEON™/VFPv4 supported</li> </ul>                          |  |  |  |
|                             | Security extension supported                                       |  |  |  |
|                             | Virtualization supported                                           |  |  |  |
|                             | ARMv8 architecture                                                 |  |  |  |
| Debug and Trace             | JTAG/SWD I/F supported                                             |  |  |  |
| R-Car H3 ver1.1             | ETM-A57/A53 supported (each CPU)                                   |  |  |  |
| R-Car H3 ver2.0<br>R-Car M3 | ETF 16 KBytes for program flow trace (each cluster)                |  |  |  |
| R-Car M3                    |                                                                    |  |  |  |

#### 1.2.2 **External Bus Module**

#### Item Description

External Flash

Controller R-Car H3 ver1.1 Supports RPC(Reduced Pin Count) flash memory or 2x QSPI flash memory Maximum Frequency 160MHz(320MB/s) for RPC, 80MHz(160MB/s) for 2x QSPI

### R-Car H3 ver2.0 R-Car M3

External Bus Controller for DDR4 SDRAM (DBSC4)

#### R-Car H3 ver1.1 R-Car H3 ver2.0

- 4 channels (32-bit bus mode)
- LPDDR4 can be connected directly.
- Memory Size: Up to 8GB (\*)

#### R-Car H3 ver1.1 R-Car H3 ver2.0

#### R-Car M3

R-Car M3

- 2 channels (32-bit bus mode)
- LPDDR4 can be connected directly.
- Memory Size: Up to 4GB (\*)

#### R-Car H3 ver1.1 R-Car H3 ver2.0 R-Car M3

- Auto Refresh/Self Refresh/Partial Array Self Refresh supported
- Auto Pre-charge Mode
- DDR Back Up supported
- (\*) SOC function supports 4GB memory size per channel, But DRAM vendor don't provide 16Gbit LPDDR4 SD-RAM now
- Cache memory for DDR-Memory access efficiency
- Decompression of visual near lossless compressed image
- Memory access protection for secure/safety regions

#### 1.2.3 Internal Bus Module

| Item                             | Description                                                                                                                                               |  |  |  |  |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| AXI-bus                          | On-chip main bus                                                                                                                                          |  |  |  |  |
| R-Car H3 ver1.1                  | Bus protocol : AXI3 with QoS control                                                                                                                      |  |  |  |  |
| R-Car H3 ver2.0                  | — Frequency: 400 MHz                                                                                                                                      |  |  |  |  |
| R-Car M3                         | — Bus width: 512 bits/256 bits/128 bits                                                                                                                   |  |  |  |  |
|                                  | <ul> <li>CoreLink™ CCI-Kipling Cache Coherent Interconnect</li> </ul>                                                                                     |  |  |  |  |
|                                  | <ul> <li>— Bus protocol: AMBA®4 ACE™ and ACE-Lite™</li> </ul>                                                                                             |  |  |  |  |
|                                  | — Frequency: 800 MHz                                                                                                                                      |  |  |  |  |
|                                  | — Bus width: 128 bits                                                                                                                                     |  |  |  |  |
| Direct Memory Access             | 16 channels for PERW domain (SYDM0)                                                                                                                       |  |  |  |  |
| Controller for System (SYS-DMAC) | • 32 channels for PERE domain (SYDM1, 2)                                                                                                                  |  |  |  |  |
| R-Car H3 ver1.1                  | Address space: 4 GBytes on architecture                                                                                                                   |  |  |  |  |
| R-Car H3 ver2.0                  | <ul> <li>Data transfer length: Byte, word (2 Bytes), longword (4 Bytes), 8 Bytes, 16 Bytes, 32 By<br/>and 64 Bytes</li> </ul>                             |  |  |  |  |
| R-Car M3                         | Maximum number of transfer times: 16,777,216 times                                                                                                        |  |  |  |  |
|                                  | Transfer request:                                                                                                                                         |  |  |  |  |
|                                  | Selectable from on-chip peripheral module request and auto request                                                                                        |  |  |  |  |
|                                  | Bus mode:                                                                                                                                                 |  |  |  |  |
|                                  | Selectable from normal mode and slow mode                                                                                                                 |  |  |  |  |
|                                  | Priority: Selectable from fixed channel priority mode and round-robin mode                                                                                |  |  |  |  |
|                                  | <ul> <li>Interrupt request: Supports interrupt request to CPU at the end of data transfer</li> </ul>                                                      |  |  |  |  |
|                                  | <ul> <li>Repeat function: Automatically resets the transfer source, destination, and count at the end of DMA transfer (by descriptor function)</li> </ul> |  |  |  |  |
|                                  | Descriptor function (each channel) supported                                                                                                              |  |  |  |  |
|                                  | MMU (each channel) supported                                                                                                                              |  |  |  |  |
|                                  | Channel bandwidth arbiter (each channel)                                                                                                                  |  |  |  |  |
| Boot                             | System startup with selectable boot mode at power-on reset                                                                                                |  |  |  |  |
| R-Car H3 ver1.1                  | <ul> <li>In on-chip ROM boot, RPC or QSPI serial ROM boot is supported.</li> </ul>                                                                        |  |  |  |  |
| R-Car H3 ver2.0                  | Program downloaded to internal memory (System RAM)                                                                                                        |  |  |  |  |
| R-Car M3                         | Autorun function for the downloaded program                                                                                                               |  |  |  |  |
|                                  |                                                                                                                                                           |  |  |  |  |

| Item                                                                                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Direct Memory Access<br>Controller for Audio<br>(Audio-DMAC)<br>R-Car H3 ver1.1<br>R-Car H3 ver2.0<br>R-Car M3 | 32 channels asdm0: 16 channels asdm1: 16 channels Address space: 4 GBytes on architecture Data transfer length: Byte, word (2 Bytes), longword (4 Bytes), 8 Bytes, 16 Bytes, 32 Bytes and 64 Bytes Maximum number of transfer times: 16,777,216 times Transfer request: Selectable from on-chip peripheral module request and auto request Bus mode: Selectable from normal mode and slow mode Priority: Selectable from fixed channel priority mode and round-robin mode Interrupt request: Supports interrupt request to CPU at the end of data transfer Repeat function: Automatically resets the transfer source, destination, and count at the end of DMA transfer (by descriptor function) Descriptor function (each channel) supported MMU (each channel) supported |  |  |  |  |
| Audio-DMAC-<br>Peripheral-Peripheral<br>R-Car H3 ver1.1<br>R-Car H3 ver2.0<br>R-Car M3                         | <ul> <li>Channel bandwidth arbiter (each channel)</li> <li>Audio-DMAC (for transfer from Peripheral to Peripheral)</li> <li>29 channels + 29 (extended) channels for audio domain</li> <li>Data transfer length: longword (4 Bytes)</li> <li>Transfer count: Transfer count is not specified (DMA transfer is made from the transfer-start to transfer-stop settings.)</li> <li>Transfer request:         <ul> <li>Selectable from on-chip audio peripheral module request</li> <li>Priority: round-robin mode</li> </ul> </li> <li>Interrupt request: not supports interrupt request to CPU at the end of data transfer</li> </ul>                                                                                                                                        |  |  |  |  |
| Interrupt Controller<br>(INTC)<br>R-Car H3 ver1.1<br>R-Car H3 ver2.0<br>R-Car M3                               | INTC-SYS  — 7 interrupt pins which can detect external interrupts  — Fall/rise/high level/low level detection is selectable  — On-chip peripheral interrupts: Priority can be specified for each module  — Max. 480 shared peripheral interrupts supported  — 16 software interrupts that have been generated and 6 private peripheral interrupts supported  — 32-level priority selectable  — Trust Zone supported                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |

#### 1.2.4 Internal Memory

Item Description

System RAM — RAM of 384 KBytes

R-Car H3 ver1.1

R-Car H3 ver2.0

R-Car M3

### 1.2.5 Display Units

Item Description

| Description                                                                                                                                                                                                                                       |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| H3 ver1.1 R-Car H3 ver2.0  pendently controllable channels  M3  pendently controllable channels                                                                                                                                                   |  |  |  |  |
| H3 ver1.1 R-Car H3 ver2.0 R-Car M3  /DS 1 channel gital RGB 1channel precision for each RGB color)                                                                                                                                                |  |  |  |  |
| utput: compliant with TIA/EIA-644; five pairs of ferential output (four pairs of data and one pair of ock) perating frequency: Dotclk 148.5 MHz                                                                                                   |  |  |  |  |
| aximum screen size: 3840x2160 umber of planes specifiable: 5                                                                                                                                                                                      |  |  |  |  |
| nterlaced                                                                                                                                                                                                                                         |  |  |  |  |
| Master                                                                                                                                                                                                                                            |  |  |  |  |
| cludes four color palette planes which can display 6 of 260 thousand colors at the same time.                                                                                                                                                     |  |  |  |  |
| H3 ver1.1 R-Car H3 ver2.0  our output channels (resolutions for different splays)  M3  aree output channels (resolutions for different splays)  H3 ver1.1 R-Car H3 ver2.0 R-Car M3  utput on rising and falling edges of the                      |  |  |  |  |
| nchronizing signal (resolution for the same splay)                                                                                                                                                                                                |  |  |  |  |
| bit precision for each RGB color                                                                                                                                                                                                                  |  |  |  |  |
| er of color palette planes with blending ratio: 4                                                                                                                                                                                                 |  |  |  |  |
| nable between external input and internal clock                                                                                                                                                                                                   |  |  |  |  |
| ving functions will be supported by Renesas are portfolio.                                                                                                                                                                                        |  |  |  |  |
| correction, gain correction                                                                                                                                                                                                                       |  |  |  |  |
| oplies correction of color (skin color adjustment d color correction set in memory) in terms of color case, brightness, and chromaticity for a specified ange of colors or for the full range of colors of LUT, 3D LUT, 1D Histogram, Color space |  |  |  |  |
| wa<br>Y (<br>Ap<br>an<br>oh<br>rai                                                                                                                                                                                                                |  |  |  |  |

| Item                                                              | Description         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|-------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Video Input Module (VIN) R-Car H3 ver1.1 R-Car H3 ver2.0 R-Car M3 | MIPI-CSI2 interface | R-Car H3 ver1.1 R-Car H3 ver2.0  3 channels (4lane x 2channels, 2lane x 1channel)  R-Car M3  2 channels (4lane x 1channel, 2lane x 1channel)  R-Car H3 ver1.1 R-Car H3 ver2.0 R-Car M3  Interleaving by 4 VC(virtual channel) supported  Filtering by DT(data type) supported  YUV422 8/10bit, RGB888,Embedded 8bit, User Defined 8bit are supported                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|                                                                   | digital interface   | <ul> <li>1.5Gbps/Lane</li> <li>2 channels (RGB/YCbCr)</li> <li>Dotclk 100MHz</li> <li>ITU-R BT.601 interface: 8-, 10- (same size only (not scaling)), or 12-bit (same size only (not scaling)) YCbCr422, RGB666, 24-bit RGB888</li> <li>ITU-R BT.656 interface: 8-, 10- (same size only (not scaling)), or 12-bit (same size only (not scaling)) YCbCr422</li> <li>ITU-R BT.1358 interface: 16-, 20- (same size only (not scaling)), or 24-bit (same size only (not scaling)) YCbCr422</li> <li>ITU-R BT.709 interface: : 8-, 10- (same size only (not scaling)), or 12-bit (same size only (not scaling)) RGB666, RGB888, YCbCr422</li> <li>About Digital RGB channel usage combination , Please refer as follows cases. CASE1 VIN-A8bit + VIN-B8/12/16 CASE2 VIN-A12bit + VIN-B8/12/16 CASE3 VIN-A16bit + VIN-B8/12</li> </ul> |  |  |  |
|                                                                   | Capturing function  | Up to 8 input images can be captured (using VC, DT filtering)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|                                                                   | Clipping function   | Up to 4096x4096                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|                                                                   | Horizontal scaling  | Up to two times, but only scaling down is possible for HD1080i or HD1080p data.(one input only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|                                                                   | Vertical scaling    | Up to three times, but only scaling down is possible for HD1080i or HD720P data.(one input only)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|                                                                   | Output format       | RGB-565, ARGB-1555, YCbCr422, RGB888, YCbCr420 YC separation, and extraction of the Y component                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |

## 1.2.6 Video Processing

Item Description



#### Item Description Video Signal Processor R-Car H3 v1.1 (VSPI) VSPI has the following features. 3 sets of VSPI are integrated. R-Car H3 ver1.1 250 Mpix/s process rate (input rate) per 1 VSPI R-Car H3 ver2.0 R-Car H3 v2.0 R-Car M3 VSPI has the following features. 2 sets of VSPI are integrated. 500 Mpix/s process rate (input rate) per 1 VSPI R-Car M3 VSPI has the following features. 1 set of VSPI is integrated. 500 Mpix/s process rate (input rate) per 1 VSPI R-Car H3 ver1.1 R-Car H3 ver2.0 R-Car M3 (1) Supports Various Data Formats and Conversion Supports YCbCr444/422/420, RGB, αRGB, αplane Color space conversion and changes to the number of colors by dithering Color keying (2) 4K (3840 pixels x 2160 lines) Video Processing Up and down scaling with arbitrary scaling ratio Super resolution processing Image rotation/reversal function: Reverses an image vertically/horizontally or rotates it by 90°/270° (3) 4K (3840 pixels x 2160 lines) Picture Quality/Color Correction with 1D/3D Look Up Table(LUT) Following functions will be supported by Renesas software portfolio. — Dynamic γ correction and gain correction

Correction of color (to adjust skin tones or colors in memory)

> Hue, brightness, and saturation adjustment

(4) Visual near lossless image compression supported



> 1D and 2D histogram

**Rev. 2.00** June 1, 2017

| Item                                                                                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Video Signal Processor<br>(VSPB)<br>R-Car H3 ver1.1<br>R-Car H3 ver2.0<br>R-Car M3        | R-Car H3 V1.1  VSPB has the following features. 2 sets of VSPB are integrated. 250Mpix/s process rate (input rate per layer) per 1 VSPB.  R-Car H3 V2.0  VSPB has the following features. 2 sets of VSPB are integrated. 500Mpix/s process rate (input rate per layer) per 1 VSPB.  R-Car M3  VSPB has the following features. 1 set of VSPB is integrated. 500Mpix/s process rate (input rate per layer) per 1 VSPB.  R-Car H3 Ver1.1 R-Car H3 Ver2.0 R-Car M3  (1) Supports Various Data Formats and Conversion  — Supports YCbCr444/422/420, RGB, αRGB, αplane  — Color space conversion and changes to the number of colors by dithering  — Color keying  (2) 4K (3840 pixels x 2160 lines) Video Processing  — Blending of 5 picture layers and raster operations (ROPs) |  |  |  |  |
|                                                                                           | <ul> <li>(3) Visual near lossless image compression supported</li> <li>50% of bandwidth is diminished</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| Video Signal Processor<br>(VSPD)<br>R-Car H3 ver1.1<br>R-Car H3 ver2.0<br>R-Car M3        | R-Car H3 ver1.1  VSPD has the following features. 4 sets of VSPD are integrated.  R-Car H3 ver2.0  VSPD has the following features. 2 sets of VSPD are integrated.  R-Car M3  VSPD has the following features. 3 sets of VSPD are integrated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| Video Decoding Processor<br>for inter-device video transfer<br>(VSPDL)<br>R-Car H3 ver2.0 | VSPDL has the following features. 3 sets of VSPDL is integrated.  (1) Supports two display output interfaces  — Up to Full HD resolution for LIF0 display  — Up to 1280x960 resolution for LIF1 display  — Color space conversion and changes to the number of colors by dithering  — Color keying  (2) Supports various data formats and conversion  — Supports YCbCr444/422/420, RGB, αRGB, αplane  — Color space conversion and changes to the number of colors by dithering  — Color space conversion and changes to the number of colors by dithering  — Color keying  — Supports combination between pixel alpha and global alpha  — Supports generating pre multiplied alpha                                                                                           |  |  |  |  |

#### Item

Video Codec Processor (VCP4)

R-Car H3 ver1.1 R-Car H3 ver2.0

R-Car M3

#### Description

The VCP4 is a multi-codec module which provides encoding and decoding capabilities on the basis of multiple video coding schemes, e.g.,H.265/HEVC, H.264/AVC, MPEG-4, MPEG-2 and VC-1.

This IP (Intellectual Property) is a multi codec that processes the frame or each field by controlling software for VCP4 executed on host CPU.

The VCP4 has the following features: Support for multiple codecs

H.265/HEVC MP (Main Profile) decoding

H.264/MPEG-4 AVC HP (High Profile) and MVC SHP (Stereo High Profile) encoding and decoding

H.262/MPEG-2 MP (Main Profile) decoding

MPEG-4 ASP (Advanced Simple Profile) decoding

VC-1 SP/MP/AP (Simple, Main, Advanced Profile) decoding

H.263 Baseline decoding

DivX decoding (Home Theater\*, HD1080\*, and Plus HD Profiles)

\*: QMC and 1-warping point GMC are supported

RealVideo8/9/10 decoding

VP8 encoding and decoding

• Support for up to 4K resolutions (H.265 and H.264 only)

Multiple channel processing:

When iVDP1C is used:

(H.264/H.265 1920 x 1080p x 120 fps),

or (H.264/H.265 1920 x 1080p x 30 fps) + (RealVideo8/9/10 1920 x 1080p x 30 fps),

or (H.264/H.265 1920 x 1080p x 60 fps) + (Others 1920 x 1080p x 30 fps),

or (H.264/H.265 1920 x 1080p x 30 fps) + (Others 1920 x 1080p x 60 fps)

When iVDP1C is not used:

 $(H.265\ 1920\ x\ 1080p\ x\ 120\ fps) + (H.264\ 1920\ x\ 1080p\ x\ 120\ fps), or$ 

(H.265 1920 x 1080p x 120 fps) + (H.264 1920 x 1080p x 30fps) + (RealVideo8/9/10

1920 x 1080p x 30 fps), or

(H.265 1920 x 1080p x 120 fps) + (H.264 1920 x 1080p x 60 fps) + (Others 1920 x 1080p x 30 fps)

 $(H.265\ 1920\ x\ 1080p\ x\ 120\ fps) + (H.264\ 1920\ x\ 1080p\ x\ 30\ fps) + (Others\ 1920\ x\ 1080p\ x\ 60\ fps)$ 

Note:

"1920 x 1080p x 120 fps" can be replaced as "3840 x 2160p x 30 fps".

"1920 x 1080p x 60 fps" can be replaced as "1280 x 720p x 120 fps".

"1920 x 1080p x 30 fps" can be replaced as "1280 x 720p x 60 fps".

Maximum performance will change with securable bus bandwidth.

Data handling on a picture-by-picture basis

Encodes/decodes data one picture (frame or field) at a time.

· High picture quality

Supports the H.264 high-efficiency coding tools (CABAC, 8 x 8 frequency conversion, and quantization matrix).

High-efficiency motion vector detection by a combination of discrete search and trace search

Highly efficient real-time intra-prediction by Prediction from Original Image (POI)

Optimal-mode selection by Rate-Distortion (RD) cost evaluation

Picture quality control based on activity analysis results which match visual models

Low power dissipation

Dynamically disables the clocks for the entire VCP4.

Dynamically disables the clocks for individual submodules.

- Includes its own reference data cache
- Lossless image compression for reference picture is supported

Use the software from Renesas to handle VCP4 functions.

1-13

| Item                          | Description                                                                                                                     |
|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Fine Display Processor (FDP1) | The FDP1 is the de-interlacing module which converts the interlaced video to progressive video, and has the following features. |
| R-Car H3 ver1.1               | R-Car H3 ver1.1                                                                                                                 |
| R-Car H3 ver2.0               | (1) Supports 3 channels                                                                                                         |
| R-Car M3                      | 250 Mpix/s process rate (input rate) per 1 FDP1                                                                                 |
|                               | R-Car H3 ver2.0                                                                                                                 |
|                               | (1) Supports 2 channels                                                                                                         |
|                               | 500 Mpix/s process rate (input rate) per 1 FDP1                                                                                 |
|                               | R-Car M3                                                                                                                        |
|                               | (1) Supports 1 channel                                                                                                          |
|                               | 500 Mpix/s process rate (input rate) per 1 FDP1                                                                                 |
|                               | R-Car H3 ver1.1 R-Car H3 ver2.0 R-Car M3                                                                                        |
|                               | (2) Supports various data formats                                                                                               |
|                               | — Input: YCbCr444/422/420                                                                                                       |
|                               | <ul><li>— Output: YCbCr444/422/420 and RGB/αRGB</li></ul>                                                                       |
|                               | (3) 4K (3840 pixels x 2160 lines)video processing performance                                                                   |
|                               | (4) High image quality de-interlacing algorithm                                                                                 |
|                               | Motion adaptive de-interlacing                                                                                                  |
|                               | Accurate still detection                                                                                                        |
|                               | Diagonal line interpolation (DLI)                                                                                               |
|                               | (5) Visual near lossless image compression supported                                                                            |
|                               | <ul> <li>50% of bandwidth is diminished</li> </ul>                                                                              |

#### 1.2.7 Sound Interface

| Item | Description |
|------|-------------|
|      |             |

| Item                                                                        | Description                    |                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------------------------------------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Sampling Rate Converter Unit (SCU) R-Car H3 ver1.1 R-Car H3 ver2.0 R-Car M3 | Overall specification          | <ul> <li>Supports the quality suitable for audio sound (THD+N -132dB): six modules</li> <li>Supports the quality suitable for voice sound (THD+N -96dB): four modules</li> <li>The SRC module is capable of correcting phase change and delay (timing jitter) generated during data transfer over external memories or external devices.</li> <li>The channel count conversion unit (CTU), mixer (MIX), and digital</li> </ul> |
|                                                                             | Sampling rate conversion (SRC) | Supports resolutions up to 24 bits                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                             | Channel count •                | 72dB@0.5FS. (Characteristics of each filter is written in the equivalent/up-sampling cases.)  Automatically generates antialiasing filter coefficients  For monaural to eight-channel sound sources                                                                                                                                                                                                                            |
|                                                                             | conversion<br>unit (CTU)       | <ul> <li>Conversion of eight input channels into four output channels</li> <li>Conversion of six input channels into two output channels</li> <li>Conversion of two input channels into four sets of two output channels</li> <li>Conversion of one input channel into eight sets of one output channel</li> <li>No conversion</li> </ul>                                                                                      |
|                                                                             | Mixer (MIX)                    | Mixing (adds) two to four sources into one Ratio for adding sources is selectable Ratio is dynamically changeable Mixing with volume ramp is available (ramp period is selectable)                                                                                                                                                                                                                                             |

| Item                                         | Description                                                                                                                                                |                                                                                                                              |
|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|
| Digital volume<br>and mute<br>function (DVC) | and mute                                                                                                                                                   | Volume control function including digital volume, volume ramp, and zero-crossing mute                                        |
|                                              | <ul> <li>The digital volume function is specified by a 24-bit fixed-point value<br/>within the range from 0 to 8 times (mute, or -120 to 18 dB)</li> </ul> |                                                                                                                              |
|                                              |                                                                                                                                                            | <ul> <li>The volume ramp function can be used for soft mute, fade-in, fade-<br/>out, or desired volume adjustment</li> </ul> |
|                                              |                                                                                                                                                            | <ul> <li>The volume ramp period can be changed within the sampling<br/>range from the 0th to 23rd power of 2</li> </ul>      |
|                                              |                                                                                                                                                            | <ul> <li>The zero-crossing mute function silences the sound at the zero-<br/>crossing point of the audio data</li> </ul>     |

| Item                                                                                    | Description                  |                                                                                                                                                                                                                                                                                                                              |
|-----------------------------------------------------------------------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Serial Sound Interface Unit<br>(SSIU)<br>R-Car H3 ver1.1<br>R-Car H3 ver2.0<br>R-Car M3 | Overall specification        | <ul> <li>Includes ten SSI modules functioning as interfaces with external devices.</li> <li>— Supports short and long formats</li> <li>— Supports TDM format (six modules of ten modules can be used for this function)</li> <li>Max. 16 independent monaural sound sources in a TDM format can be in TDM format.</li> </ul> |
|                                                                                         | Serial sound interface (SSI) | <ul><li>10 channels</li><li>Max frequency 15MHz</li></ul>                                                                                                                                                                                                                                                                    |
|                                                                                         |                              | Operating mode: non-compressed mode ( Not support compressed mode)                                                                                                                                                                                                                                                           |
|                                                                                         |                              | Supports versatile serial audio formats (I2S/left justified/right justified)                                                                                                                                                                                                                                                 |
|                                                                                         |                              | Supports master/slave functions                                                                                                                                                                                                                                                                                              |
|                                                                                         |                              | Programmable word clock, bit clock generation functions                                                                                                                                                                                                                                                                      |
|                                                                                         |                              | Multichannel format functions (up to four channels)                                                                                                                                                                                                                                                                          |
|                                                                                         |                              | • Supports 8-/16-/18-/20-/22-/24-/32-bit data formats                                                                                                                                                                                                                                                                        |
|                                                                                         |                              | Supports TDM mode                                                                                                                                                                                                                                                                                                            |
|                                                                                         |                              | <ul> <li>Supports WS continue mode</li> <li>The DMA controller or interrupts control the transfer of data to and from the SSI module.</li> </ul>                                                                                                                                                                             |
|                                                                                         |                              | <ul> <li>Supports short and long frames for monaural data (valid data<br/>lengths are 8 and 16 bits)</li> </ul>                                                                                                                                                                                                              |
|                                                                                         |                              | Up to nine independent clock signals can be input.                                                                                                                                                                                                                                                                           |
| Audio Clock Generator<br>(ADG)<br>R-Car H3 ver1.1                                       | Selection or division        | on of audio clock signals                                                                                                                                                                                                                                                                                                    |
| R-Car H3 ver2.0<br>R-Car M3                                                             |                              |                                                                                                                                                                                                                                                                                                                              |



1-18

#### 1.2.8 **Storage**

#### Item Description

USB2.0 Host (EHCI/OHCI)

#### R-Car H3 ver1.1

# R-Car H3 ver2.0

#### R-Car M3

#### R-Car H3 ver1.1

- 3 channels (Host only 2 channels/Host-Function 1channel)
- USB Host (EHCI/OHCI) 4LINK

#### R-Car H3 ver2.0

- 4 channels (Host only 2 channels/Host-Function 2channel)
- USB Host (EHCI/OHCI) 4LINK

#### R-Car M3

- 2 channels (Host only1 channels/Host-Function 1channel)
- USB Host (EHCI/OHCI) 2LINK

#### R-Car H3 ver1.1 R-Car H3 ver2.0 R-Car M3

- ( USB3.0 module also can be used as USB2.0 )
- Compliance with USB2.0
- USB Function 1LINK
- Supports On-The-Go (OTG) function Rev2.0 complying with 2 protocols:
  - + Session Request Protocol (SRP).
  - + Host Negotiation Protocol (HNP).
- Compliance with USB2.0 (High-Speed)
- Interrupt request
- Internal dedicated DMA
- Compliance with Battery Charging function Rev1.2:
  - + Charging Port (Host): CDP, SDP are supported (Not support DCP).
  - + Portable Device (Function) is supported.

#### USB3.0 Host Controller

#### R-Car H3 ver1.1

#### R-Car H3 ver1.1

• USB 3.0 DRD 2 channel

#### R-Car H3 ver2.0

R-Car M3

## R-Car H3 ver2.0

USB 3.0 DRD 1 channel

#### R-Car M3

USB 3.0 DRD 1 channel

#### R-Car H3 ver1.1 R-Car H3 ver2.0 R-Car M3

This module can be use as USB2.0 as follows

| Core       | Super Speed | High Speed | Full Speed | Low Speed |
|------------|-------------|------------|------------|-----------|
| Host       | √           | ✓          | √          | √         |
| Peripheral | √           | ✓          | ✓          |           |

Supports SS/HS/FS/LS. xHCI

Serial-ATA Gen3

Serial ATA Standard Rev3.2 supported

R-Car H3 ver1.1

6.0-Gbps (Gen3) transfer rate supported

R-Car H3 ver2.0

rawNAND Controller

R-Car M3

The NAND Flash Memory Interface controller implements the function of a high level interface to one NAND flash device. It supports the functionality of the high speed NAND

Rev. 2.00 June 1, 2017

### 1.2.9 Network

| Item            | Description                                                                                          |
|-----------------|------------------------------------------------------------------------------------------------------|
| CAN-FD          | 2 interfaces                                                                                         |
| R-Car H3 ver1.1 | 8 Mbps(CAN clock 400MHz)                                                                             |
| R-Car H3 ver2.0 |                                                                                                      |
| R-Car M3        |                                                                                                      |
| PCIE Controller | PCI Express Base Specification Revision 2.0                                                          |
| R-Car H3 ver1.1 | 1 Lane x 2 channel                                                                                   |
| R-Car H3 ver2.0 | PHY integrated                                                                                       |
| R-Car M3        |                                                                                                      |
| Ethernet AVB-IF | <ul> <li>Supports IEEE802.1BA, IEEE802.1AS, IEEE802.1Qav and IEEE1722 functions</li> </ul>           |
| R-Car H3 ver1.1 | Supports transfer at 1000 Mbps and 100 Mbps                                                          |
| R-Car H3 ver2.0 | Magic packet detection                                                                               |
| R-Car M3        | <ul> <li>Supports Reception Filtering to separate streaming frames from different sources</li> </ul> |
|                 | <ul> <li>Supports interface conforming to IEEE802.3 PHY-RGMII (Reduced Gigabit Media</li> </ul>      |
|                 | Independent Interface)                                                                               |
|                 | RGMII v1.3                                                                                           |

#### 1.2.10 Timer

| Item                                                                                  | Description                                                                                                                                                                                                  |
|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RCLK Watchdog<br>Timer<br>R-Car H3 ver1.1<br>R-Car H3 ver2.0<br>R-Car M3              | <ul> <li>1 channel</li> <li>Internal 16-bit watchdog timer operated by RCLK</li> <li>Programmable overflow time-period: more than 1 hour count capable</li> </ul>                                            |
| SystemWatchDog<br>R-Car H3 ver1.1<br>R-Car H3 ver2.0<br>R-Car M3                      | <ul> <li>1 channel</li> <li>Internal 16-bit watchdog timer</li> <li>Programmable overflow time period: maximum 1[h]: initial counter value 180[s]</li> </ul>                                                 |
| Compare Match<br>Timer Type0 (CMT0)<br>R-Car H3 ver1.1<br>R-Car H3 ver2.0<br>R-Car M3 | <ul> <li>2 channels</li> <li>32-bit timer (16 bits/32 bits can be selected)</li> <li>Source clock: RCLK clock</li> <li>Compare match function provided</li> <li>Interrupt requests</li> </ul>                |
| Compare Match<br>Timer Type1 (CMT1)<br>R-Car H3 ver1.1<br>R-Car H3 ver2.0<br>R-Car M3 | <ul> <li>8 channels</li> <li>48-bit timer (16 bits/32 bits/48 bits can be selected)</li> <li>Source clock: RCLK/system clock</li> <li>Compare match function provided</li> <li>Interrupt requests</li> </ul> |

| Item                         | Description                          |
|------------------------------|--------------------------------------|
| Compare match timer 2 (CMT2) | (same as CMT1)                       |
| R-Car H3 ver1.1              |                                      |
| R-Car H3 ver2.0              |                                      |
| R-Car M3                     |                                      |
| Compare match timer 3 (CMT3) | (same as CMT1)                       |
| R-Car H3 ver1.1              |                                      |
| R-Car H3 ver2.0              |                                      |
| R-Car M3                     |                                      |
| Timer Unit (TMU)             | • 15 channels                        |
| R-Car H3 ver1.1              | 32-bit timer                         |
| R-Car H3 ver2.0              | Auto-reload type 32-bit down counter |
| R-Car M3                     | Internal prescaler                   |
|                              | Interrupt request                    |
|                              | 2 channels for input capture         |

## 1.2.11 Peripheral Module

| Item                        | Description                                                                                          |
|-----------------------------|------------------------------------------------------------------------------------------------------|
| I2C Bus Interface for       | 1 DVFS channel for dedicated buffer.                                                                 |
| DVFS (I2C for DVFS)         | Supports single master transmission/reception                                                        |
| R-Car H3 ver1.1             | Interrupt request                                                                                    |
| R-Car H3 ver2.0<br>R-Car M3 | Automatic transfer by wakeup / overdrive request                                                     |
| I2C Bus Interface           | 7 channels                                                                                           |
| (I2C)                       | <ul> <li>4 channels for buffers with a slew rate (channel 0,3,4,5 for dedicated buffers),</li> </ul> |
| R-Car H3 ver1.1             | <ul> <li>3 channels for LVTTL buffers (channels 1,2,6 for ordinary buffers)</li> </ul>               |
| R-Car H3 ver2.0             | NXP I2C bus interface method supported                                                               |
| R-Car M3                    | Master/slave functions                                                                               |
|                             | Multi-master functions                                                                               |
|                             | Transfer rate up to 400 kbps supported                                                               |
|                             | Programmable clock generation from the system clock                                                  |
|                             | I2C pins switchable with IIC pins (just above)                                                       |
|                             | Master and Slave function DMA supported                                                              |

| Item | Description |
|------|-------------|

Serial communication interface with FIFO (SCIF)

Overall specification

(SCIF) R-Car H3 ver1.1

R-Car H3 ver2.0

R-Car M3

- 6 channels
- Asynchronous, clock-synchronized modes
- · Asynchronous serial communication mode

The SCIF performs serial data communication based on a characterby-character asynchronous system. This feature enables serial data communication with standard asynchronous communication chips that support Universal Asynchronous Receiver/Transmitter (UART) or Asynchronous Communication Interface Adapter (ACIA). There is a choice of eight serial data transfer formats.

- Data length: 7 bits or 8 bits
- Stop bits: 1 bit or 2 bits
- Parity: Even/odd/none
- Receive error detection: Parity, framing, and overrun errors
- Break detection:

A break is detected when a framing error lasts for more than 1 frame length at Space 0 (low level).

When a framing error occurs, a break can also be detected by reading the RX pin level directly from the serial port register (SCSPTR).

Clock synchronous serial communication mode

The SCIF performs serial data communication synchronized with a clock. This feature enables serial data communication with other LSIs that support synchronous communication. There is a single serial data communication format for clock synchronous serial communication.

- Data length: 8 bits
- Receive error detection: Overrun errors
- · Full-duplex communication capability

The SCIF has an independent transmitter and receiver that enable simultaneous transmission and reception. The transmitter and receiver both have a 16-stage FIFO buffer structure, enabling continuous serial data transmission and reception.

- On-chip baud rate generator, enabling any bit rate to be selected
   The SCIF enables choice of a clock source for transmission/reception:
   a clock from the on-chip baud rate generator based on the internal clock or an external clock.
- · Eight interrupt sources
- The SCIF has eight types of interrupt sources. receive-data-ready, receive-FIFO-data-full, break, transmit-FIFO-data-empty, transmitend, receive-error, overrun-error and time-out and enables any of them to be requested independently.

| Item                                                                                                                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Serial Communication<br>Interface with FIFO<br>(SCIF)<br>R-Car H3 ver1.1<br>R-Car H3 ver2.0<br>R-Car M3                | <ul> <li>Overall specification</li> <li>DMA data transfer         When the transmit FIFO register is empty or the receive FIFO register has received data, issuing a DMA transfer request activates the DMA controller (DMAC) to execute a data transfer.</li> <li>In asynchronous mode using channels 0 and 1, modem control functions (RTS and CTS) are stored.</li> <li>RTS and CTS are not implement for SCIF2</li> <li>The amount of data in the transmit/receive FIFO registers and the number of receive errors in receive data in the receive FIFO register are available.</li> <li>In asynchronous mode, a receive data ready (DR) or a timeout error (TO) can be detected during reception.</li> </ul> |
| Clock-Synchronized<br>Serial Interface with<br>FIFO (MSIOF)<br>R-Car H3 ver1.1<br>R-Car H3 ver2.0<br>R-Car M3          | <ul> <li>4 channels</li> <li>Max. speed: 66MHz (at specific multi pinset/channel)</li> <li>Internal 64-Byte transmit FIFOs/internal 256-Byte receive FIFOs</li> <li>Supports master and slave modes</li> <li>Internal prescaler</li> <li>Supports serial formats: IIS, SPI (master and slave modes)</li> <li>Interrupt request, DMAC request</li> </ul>                                                                                                                                                                                                                                                                                                                                                          |
| High Speed Serial<br>Communication<br>Interface with FIFO<br>(HSCIF)<br>R-Car H3 ver1.1<br>R-Car H3 ver2.0<br>R-Car M3 | <ul> <li>5 channels</li> <li>Asynchronous serial communication mode</li> <li>Capable of full-duplex communication</li> <li>On-chip baud rate generator, enabling any bit rate to be selected</li> <li>Eight interrupt sources</li> <li>DMA data transfer</li> <li>Modem control functions (HRTS# and HCTS#) are stored.</li> <li>The amount of data in the transmit/receive FIFO registers and the number of receive errors in receive data in the receive FIFO register are available.</li> <li>A receive data ready (DR) or a timeout error (TO) can be detected during reception.</li> </ul>                                                                                                                  |
| PWM<br>R-Car H3 ver1.1<br>R-Car H3 ver2.0<br>R-Car M3                                                                  | <ul> <li>7 channels</li> <li>High-level width (10 bits) of PWM output can be set.</li> <li>High-level periods (10 bits) of PWM can be set.</li> <li>Periods in the range from two to 2<sup>24</sup> x 1024 cycles of the Pφ clock can be set.</li> <li>Continuous pulse or single pulse output selectable</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                             |

R-Car Starter Kit H3 / M3 Hardware Manual

**Publication Date:** Rev.2.0 June 1, 2017

Published by: Renesas Electronics



#### **SALES OFFICES**

#### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

#### Renesas Electronics America Inc.

2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A.

Tel: +1-408-588-6000, Fax: +1-408-588-6130
Renesas Electronics Canada Limited
9251 Yongo Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3
Tel: +1-905-237-2004

Renesas Electronics Europe Limited

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany
Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.

Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China
Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.

Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited

Renesas Electronics Hong Kong Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022
Renesas Electronics Taiwan Co., Ltd.
13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan
Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.

80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949
Tel: +65-6213-0200, Fax: +65-6213-0300
Renesas Electronics Malaysia Sdn.Bhd.

Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd.

No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea

Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2017 Renesas Electronics Corporation. All rights reserved.

# H3 Starter Kit Premier M3 Starter Kit Pro



