# Performance Analysis of CMOS, PTL and GDI Based Braun Multiplier for Signal Processing Applications

M. Mahaboob Basha

Department of Electronics and

Communication Engineering

Sreenidhi Institute of Science and

Technology (Autonomous)

Hyderabad, Telangana State, India

mmehboobbasha@gmail.com

Srinivasulu Gundala
Department of Electronics and
Communication Engineering
Lakireddy Bali Reddy College of
Engineering (Autonomous)
Krishna Dt., Andhra Pradesh, India
srinivasulugundala46@gmail.com

G Ganesh Kumar
Department of Electronics and
Communication Engineering
Sreenidhi Institute of Science and
Technology (Autonomous)
Hyderabad, Telangana State, India
ganeshkumarg@sreenidhi.edu.in

Abstract—Power, speed and area are key design constraints in signal processing for computing applications as well as for handy electronic gadgets. Multiplier plays a significant role in energy efficient signal processing applications in digital systems. Product of large bit numbers occurs efficiently through binary multiplication. A low power and high speed Gate Diffusion Input (GDI) based Braun multiplier with improved row and column bypassing scheme is presented in this paper. From the simulated results, it is observed that, the GDI based Braun multiplier achieves energy savings more than 4% and up to 99% with CMOS and other methods and in the same way EDP savings more than 15% and up to 30% with CMOS and other methods by means of column and row bypassing techniques. From the layout, it is also analyzed that, GDI Braun multiplier is area efficient over CMOS and its other counter parts at the penalty of 9% more area in comparison with pass transistor logic (PTL) based column and row bypassing techniques.

Keywords—CMOS, PTL, GDI, Braun Multiplier, Area, Energy, EDP

#### I. INTRODUCTION

Multiplication is the process of adding the number to itself repeatedly for specific number of times. Hence, obtained result is known as a product. Many multiplication techniques exist in nature, but the efficient and the fastest one makes the work easier. Binary multipliers [1] are the fastest and there exist only 0 and 1. Numbers with large bits are multiplied through binary multiplication. multiplication is the process of converting the input of a multiplier into binary value and then processing them bitwise. Recent digital systems include a parallel multiplication entity to carry out high speed mathematical operations. Parallel array [2] multipliers are employed to attain high speed and low power consumption. Generally Braun's multiplier is most widely used parallel array multiplier. The Braun's multiplier consists of 1 ripple carry adder and (n-1) carry save adders [3] in his basic form and alternatively it is also named as carry save array multiplier. The principle operation of carry save adder is same as full adder. The most significant characteristics of CMOS logic style is low static power consumption [4] and high noise immunity. The major drawback of CMOS logic circuits, it uses extra transistors, which increases area and delay. A well-liked and broadly used substitute to CMOS logic is PTL, which minimize the transistor count needed to realize logic functions [5-6]. The main drawback of PTL logic is, lower speed and condensed voltage swing. The GDI [7] is an alternative design technique which enhances the logic swing and decrease static power dissipation. One such method is GDI logic style based multiplication. By employing GDI technique, more than a few logic functions can be implemented by means of fewer transistors. To design a fast and low-power circuits, GDI technique is appropriate choice for designers with less number of transistors and improved performance.

#### II. CONVENTIONAL CMOS BRAUN MULTIPLIER

Multipliers play a vital role in today's arithmetic applications. With tremendous development in technology, many researchers are focusing on, to design efficient multipliers and making them suitable for VLSI implementation [8]. The simplest parallel multiplier is the Braun array multiplier [9], [16] which is shown in figure 1. Here, all the partial products are evaluated in parallel and then composed through a series of carry save adders which have developed based on voltage level shifting to ensure power consumption [10-15].



Fig. 1. Schematic diagram of Braun Multiplier

The execution time is restricted by the deepness of the carry save array, and propagation. The Braun multiplier removes the extra correction circuitry and also the number of adders needed is less.

### III. SIMULATION OF MULTIPLIERS

### A. CMOS Braun Multiplier

The schematic depicted in figure 2 is a C-CMOS Braun multiplier with input and output pins. Figure 3 shows the pre layout timing diagram after the simulation for C- CMOS



Braun multiplier at 65 nm technology. For all the inputs the supply voltage of 1voltwere given and the layout after the post layout simulations of the CMOS Braun multiplier depicted in figure 4.The multiplier consists of new adder architecture which is also responsible for reducing the power consumption. Reduction in power consumption is obtained by disabling the supply voltage of non-functional blocks when the operands of the multiplicands are zero.



Fig. 2. CMOS Braun Multiplier logic



Fig. 3. CMOS Braun multiplier-pre layout timing diagram



Fig. 4. CMOS Braun multiplier-Layout diagram

### B. PTL Braun Multiplier

The schematic of column by passing Braun multiplier with PTL logic is shown in figure 5 with input and output pins. Thepre layout timing diagram after the simulation for the Braun multiplier with PTL logic at 65 nm technologyis shown in figure 6. The simulation has been carried out at a supply voltage of 1 voltsand the layout after the post layout simulations of the PTL logic with column by passing Braun multiplier depicted in figure 7.

## C. GDI Braun Multiplier

Gate Diffusion Input logic is a bit advanced cell over CMOS technology. Leakage of Gate which is a drawback of CMOS technology has been reduced by this architecture which is shown in below figure 8.



Fig. 5. PTL Braun Multiplier logic-Column by passing



Fig. 6. PTL logic -Column by passing -pre layout timing diagram



Fig. 7. PTL logic - Layout diagram-Column by passing

Due to the arrangements of terminals G, P and N, the number of logics functions, that can be implemented with this circuit are increased.



Fig. 8. Basic GDI cell

This reduces the hardware utilization with extra bits of logic. The functional truth table of GDI cell is shown in Table 1. This multiplier reduces the hardware which is required for a specific circuit, and basically used for 16 bit multiplication.

This technique is used to increase the speed of the digital circuits with minimal propagation delay.

TABLE I. GDI CELL BASED DIFFERENT LOGIC FUNCTIONS

| P       | N       | G | Output           | Function |
|---------|---------|---|------------------|----------|
| В       | '1'     | A | A+B              | OR       |
| '0'     | В       | A | A.B              | AND      |
| В       | С       | A | A(bar)B+AC       | MUX      |
| '1'     | '0'     | A | A(bar)           | NOT      |
| '1'     | B (bar) | A | (A+B)(bar)       | NOR      |
| B (bar) | '0'     | A | (A.B)(bar)       | NAND     |
| В       | B (bar) | A | A(bar)B+A.B(bar) | EXOR     |
| B (bar) | В       | A | A.B+A.B(bar)     | EXNOR    |

Two's complement is the technique of converting 1's into 0's and 0's into 1's. A generator which is used for this process is known as two's complement generator. A multiplicand is given as an input to the two's complement generator are replaced with their complement bits and obtained result is returned to the multiplier. As GDI multiplier is a binary multiplier all thedigits involved in the multiplication are converted into binary system. Consider the following example to understand the process of two's complement generator. If value of n=1010, which is a binary value of decimal 10, then its two's complement includes 0110 which is the binary value of decimal 6. In this way two's complement generator works.

The schematic of row by passing Braun multiplier with GDI logic is shown in figure 9 with input and output pins. The pre layout timing diagram after the simulation for the Braun multiplier with PTL logic at 65 nm technologyis shown in figure 10. The simulation has been carried out at a supply voltage of 1 volts and the layout after the post layout simulations of the PTL logic with row by passing Braun multiplier depicted in figure 11.



Fig. 9. GDI Braun Multiplier - Technique-Row by passing



Fig. 10. GDI logic - Row by passing-pre layout timing diagram



Fig. 11. GDI logic -Layout diagram- Row by passing

### IV. RESULTS AND DISCUSSION

The performances of different multiplier circuits are simulated and the results were compared with C-CMOS, PTL and GDI cell based circuits as well as row and column bypassing designs. All the simulations were performed using DSCH 3.1 tool at 65nm technology with a supply voltage of 1V. The performance metrics like delay, Area, Power, PDP, EDP of CMOS, PTL and GDI Braun multipliers by various techniques are shown in Table II, III and IV respectively.

TABLE II. PERFORMANCE METRICS OF CMOS BRAUN MULTIPLIER

| Multiplier       | Delay<br>(ns) | Power<br>(μw) | PDP<br>(fJ) | EDP<br>(yJs) |
|------------------|---------------|---------------|-------------|--------------|
| BRAUN CMOS       | 0.488         | 11.28         | 5.5         | 2.684        |
| ROW BYPASSING    | 0.549         | 43.79         | 24.04       | 13.197       |
| COLUMN BYPASSING | 0.504         | 16.820        | 8.47        | 4.268        |

TABLE III. PERFORMANCE METRICS OF PTL BRAUN MULTIPLIER

| Multiplier       | Delay<br>(ns) | Power (μw) | PDP<br>(fJ) | EDP<br>(yJs) |
|------------------|---------------|------------|-------------|--------------|
| BRAUN PTL        | 0.137         | 1.80       | 0.2466      | 0.033        |
| ROW BYPASSING    | 0.162         | 2.26       | 0.3661      | 0.059        |
| COLUMN BYPASSING | 0.155         | 15.95      | 2.4722      | 0.383        |

TABLE IV. PERFORMANCE METRICS OF GDI BRAUN MULTIPLIER

| Multiplier       | Delay<br>(ns) | Power<br>(μw) | PDP<br>(fJ) | EDP<br>(yJs) |
|------------------|---------------|---------------|-------------|--------------|
| BRAUN GDI        | 0.140         | 1.459         | 0.204       | 0.028        |
| ROW BYPASSING    | 0.141         | 2.471         | 0.348       | 0.049        |
| COLUMN BYPASSING | 0.129         | 16.138        | 2.08        | 0.268        |

From the Tables II, III and IV it is observed that the GDI cell based Braun multiplier scheme achieves more than 96% and 17% savings in energy consumption as well as 98% and 15% savings in EDP when compared to CMOS and PTL based multipliers respectively. Similarly, the GDI cell based Braun multiplier with column bypassing scheme achieves more than 75% and 15% savings in energy consumption as well as 93% and 30% savings in EDP when compared to CMOS and PTL based multipliers with column bypassing respectively. Finally, the GDI cell based Braun multiplier with row bypassing scheme achieves more than 98% and 4% savings in energy consumption as well as 99% and 16% savings in EDP when compared to CMOS and PTL based multipliers with row bypassing respectively. The area of CMOS, PTL and GDI Braun multipliers by various techniques are depicted in figure 12. It could be observed that the area of the GDI is for better than other multiplier techniques.



Fig. 12. Area of CMOS, PTL and GDI Braun multipliers

#### CONCLUSION

In this paper, a Braun multiplier with conventional and with row and column bypassing scheme is designed for computing applications in signal processing to maximize the energy efficiency. The circuit simulations have been carried out with a supply voltage of 1 volt at65nm technology. The performances of Braun multiplier for C – CMOS, PTL and GDI logic styles via conventional and by multiplying with the row and column by passing were evaluated and it is observed that GDI with column by passing reduces the delay in the circuit. From the simulations of various multipliers, it is observed that, the GDI cell based Braun multiplier is energy and EDP efficient over other counter parts. The GDI Braun multiplier is area efficient over CMOS and its other methods at the penalty of 9% more area in comparison with PTL based column and row bypassing techniques.

## REFERENCES

- Gnanasekaran, "A Fast Serial-Parallel Binary Multiplier," in IEEE Transactions on Computers, vol. C-34, no. 8, pp. 741-744, Aug. 1985.
- [2] C. R. Baugh and B. A. Wooley, "A Two's Complement Parallel Array Multiplication Algorithm," in *IEEE Transactions on Computers*, vol. C-22, no. 12, pp. 1045-1047, Dec. 1973
- [3] F. Vasefi and Z. Abid, "Low power n-bit adders and multiplier using lowest-number-of-transistor 1-bit adders," *Canadian Conference on Electrical and Computer Engineering*, 2005. pp. 1731-1734, 2005
- [4] Srinivasulu Gundala, Venkata K. Ramanaiah, Padmapriya K. "Nanosecond Delay Level Shifter with Logic level Correction," Proceedings in International Conference on Advances in Electronics Computers and Communications (ICAECC), pp 26-30, 2014.
- [5] Mansi Jhamb, Garima, Himanshu Lohani, "Design, implementation and performance comparison of multiplier topologies in power-delay space," Engineering Science and Technology, an International Journal, vol. 19, no. 1, pp. 355-363, 2016.

- [6] Zimmermann R, Fichtner W, "Low-power logic styles: CMOS versus pass-transistor logic," IEEE Journal of Solid-State Circuits, 32(7):1079-1090, 1997.
- [7] A. Morgenshtein, A. Fish and I. A. Wagner, "Gate-diffusion input (GDI): a power-efficient method for digital combinatorial circuits," in IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 10, no. 5, pp. 566-581, Oct. 2002,
- [8] N. F. Afreen, M. M. Basha and S. M. Das, "Design and implementation of area-delay-power efficient CSLA based 32-bit array multiplier," 2017 2nd IEEE International Conference on Recent Trends in Electronics, Information & Communication Technology (RTEICT), 2017, pp. 1578-1582.
- [9] M. Ahuja and S. Bajaj, "Design and analysis of bypassing multiplier," Fifth International Conference on Advances in Recent Technologies in Communication and Computing (ARTCom 2013), pp. 241-246, 2013.
- [10] S. Gundala, M. M. Basha and S. Vijayakumar, "Double Current Limiter High Performance Voltage Level Shifter for IoT Applications," 2020 5th International Conference on Communication and Electronics Systems (ICCES), 2020, pp. 285-288, doi: 10.1109/ICCES48766.2020.9137901.
- [11] Srinivasulu Gundala, "A Leakage Power Aware Transmission Gate Level Shifter," International Journal of Engineering and Advanced Technology, vol. 8, no. 4, pp.1527-1530, 2019.
- [12] Rajasekhara Reddy Kallam, Srinivasulu Gundala, "BlackBox Model Based VLSI Hierarchical Floorplanning," International Journal of Engineering and Advanced Technology, Vol. 8 No. 6, pp. 2604-2607 August 2019.
- [13] Srinivasulu Gundala, Rajani Kumari, "Development of Power and Performance Efficient 32-Bit Variable Latency Parallel Prefix Adder," International Journal of Scientific & Technology Research, Vol. 9, No. 04, pp.3794-3798, April 2020.
- [14] Rajasekhara Reddy Kallam, Srinivasulu Gundala, "System on Chip Architecture information model based VLSI hierarchical floorplanning," International Journal of Scientific & Technology Research, Vol. 8, No. 10, pp.1471-1474, Oct 2019.
- [15] Srinivasulu Gundala; Venkata K. Ramanaiah; and Padmapriya K. "A Novel High Performance Dynamic Voltage Level Shifter," ARPN Journal of Engineering and Applied Sciences, Vol. 10 No. 10, pp. 4424-4429.
- [16] Christoph Niemann, Michael Rethfeldt, Dirk Timmermann, "Approximate Multipliers for Optimal Utilization of FPGA Resources," 2021 24th International Symposium on Design and Diagnostics of Electronic Circuits & Systems (DDECS), pp.231-239.
- [17] Arjun Kumar GB, Shivashankar, "Design and control of grid-connected solar-wind integrated conversion system with DFIG supplying three-phase four-wire loads", International Journal of Power Electronics and Drive System, Institute of Advanced Engineering and Science Publisher, Vol.12, No.2, Jun 2021, pp. 1150-1161, DOI: 10.11591/ijpeds.v12.i2.pp1150-1161
- [18] Sunil Kumar K N and Dr. Shivashankar, "Improving AODV Route Recovery Mechanism using PSO in WSN", International Journal of Sensors, Wireless Communications and Control (Q4 Indexed), Bentham Science Publishers, ISSN: 2210-3287. Vol. 10, No. 10, https://doi.org/10.2174/2210327909666191126110 201, 2020.
- [19] Ravi Gatti and Dr. Shivashankar, "Bidirectional resource scheduling algorithm for advanced long term evolution system "Engineering Reports, Vol. 2, no. 7, pp. 1-16, e12116 © John Wiley& Sons Ltd, Online ISSN: 2577-8196, DOI: https://doi.org/10.1002/eng2.12192, 2020.
- [20] Rajendra Prasad P and Dr. Shivashankar, "Secured Intrusion Detection System Energy Routing Protocol for Mobile Ad-Hoc Network", International Journal of Engineering and Advanced Technology (IJEAT) ISSN: 2249–8958, Volume-9 Issue-1S6, pp. 32-37, DOI:10.35940/ijeat.A1007.1291S619, 2019.
- [21] Arjun Kumar G B and Dr. Shivashankar, "Efficient Solar Integrated Doubly Fed Induction Generator for Wind Energy Harnessing", Recent Advances in Electrical & Electronic Engineering, Bentham Science Publisher, vol. 13, no. 5, pp. 723-735, DOI: https://doi.org/10.2174/2352096512666191019094707, 2020