8.3 (a)



## **8.3 (b)** Modified circuit (to avoid hazards)



$$G = A'C'D + BC + A'BD$$

8.4 
$$A = 1; B = Z; C = 1 \cdot Z = X; D = 1 + Z = 1;$$
  
 $E = X' = X; F = 1' = 0; G = X \cdot 0 = 0;$   
 $H = X + 0 = X$   
See FLD Table 8-1, p. 241.

## 8.5 A = B = 0, C = D = 1So F = AB'D + BC'D' + BCD = 0

But in the figure, gate 4 outputs F = 1, indicating something is wrong. For the last NAND gate, F = 0 only when all its inputs are 1. But the output of gate 3 is 0. Therefore, gate 4 is working properly, but gate 3 is connected incorrectly or is malfunctioning.





**8.16 (a)**  $F(A, B, C, D) = \sum m(0, 2, 5, 6, 7, 8, 9, 12, 13, 15)$ 

There are 3 different minimum AND-OR solutions to this problem. The problem asks for any two of these.



F = BD + AC' + A'CD' + B'C'D'

Solution 1: 1-hazards are between  $0000 \leftrightarrow 0010$  and  $0111 \leftrightarrow 0110$ 



F = BD + AC' + A'B'D' + A'BC

Solution 2: 1-hazards are between 0010 ↔ 0110 and 0000 ↔ 1000



F = BD + AC' + A'B'D' + A'CD'

Solution 3: 1-hazards are between  $0111 \leftrightarrow 0110$  and  $0000 \leftrightarrow 1000$ 

Without hazards:  $F^t = BD + AC' + B'C'D' + A'CD' + A'B'D' + A'BC$ 



$$F = (A + B + D') (A + B' + C + D) (A' + C' + D)$$
$$(A' + B + C')$$

0-hazard is between 1011 ↔ 0011

Either way, without hazard:

$$F^{t} = (A + B + D') (A + B' + C + D) (A' + C' + D)$$
  
(B + C' + D') (A' + B + C')



$$F = (A + B + D') (A + B' + C + D) (A' + C' + D)$$

$$(B + C' + D')$$

0-hazard is between 1011 ↔ 1010

$$X_{1} = B'D' + BD + A + CD = \underline{B'D'} + \underline{BC'D} + A + \underline{CD} \text{ (used in circuit)}$$

$$X_{1} = B'D' + BD + A + B'C$$

$$X_{2} = B' + \underline{C'D'} + \underline{CD}$$

$$X_{3} = C' + D + B$$

$$X_{4} = \underline{B'D'} + \underline{B'C} + \underline{BC'D} + \underline{CD'}$$

$$X_{5} = \underline{B'D'} + \underline{CD'}$$

$$X_{6} = \underline{C'D'} + \underline{BC'} + BD' + A$$

$$X_{7} = \underline{B'C} + \underline{BC'} + A + \underline{CD'} \text{ (used in circuit)}$$

$$X_{7} = B'C + BC' + A + BD'$$

This solution uses 15 gates and 41 gate inputs.

Students are allowed to use a maximum of 18 gates.