

#### COMPUTER ORGANIZATION AND DESIGN

The Hardware/Software Interface



# **Chapter 4**

Digital Logic Revision (by Dr. Tamer Mostafa)

ALU + Register File Lecture 5 Dr. Karim Emara

# Agenda

- Combinational Circuits
- Sequential Circuits
- CPU Design
- Basic CPU Elements
  - ALU
  - Register File

### Logic Blocks

- A logic block has a number of binary inputs and produces a number of binary outputs – the simplest logic block is composed of a few transistors
- A logic block is termed combinational if the output is only a function of the inputs
- A logic block is termed sequential if the block has some internal memory (state) that also influences the output
- A basic logic block is termed a gate (AND, OR, NOT, etc.)



### **Combinational Elements**

AND-gate

- Multiplexer
  - Y = S ? I1 : I0



Adder



Arithmetic/Logic Unit

• 
$$Y = F(A, B)$$



### Pictorial Representations



What logic function is this?



### Boolean Algebra Rules

- Identity law : A + 0 = A ;  $A \cdot 1 = A$
- Zero and One laws : A + 1 = 1 ; A . 0 = 0
- Inverse laws : A . A = 0 ; A + A = 1
- Commutative laws: A + B = B + A ; A . B = B . A
- Associative laws: A + (B + C) = (A + B) + C
   A . (B . C) = (A . B) . C
- Distributive laws : A . (B + C) = (A . B) + (A . C)
   A + (B . C) = (A + B) . (A + C)

## DeMorgan's Laws

• 
$$\overline{A + B} = \overline{A} \cdot \overline{B}$$

#### Truth Table

- A truth table defines the outputs of a logic block for each set of inputs
- Consider a block with 3 inputs A, B, C and an output E that is true only if exactly 2 inputs are true



#### Truth Table

- A truth table defines the outputs of a logic block for each set of inputs
- Consider a block with 3 inputs A, B, C and an output E that is true only if exactly 2 inputs are true

| A   | В | C | Е |
|-----|---|---|---|
| 0   | 0 | 0 | 0 |
| 0   | 0 | 1 | 0 |
| 0   | 1 | 0 | 0 |
| 0   | 1 | 1 | 1 |
| 1   | 0 | 0 | 0 |
| 1   | 0 | 1 | 1 |
| 1   | 1 | 0 | 1 |
| _1_ | 1 | 1 | 0 |

Can be compressed by only representing cases that have an output of 1



#### Sum of Products

- Can represent any logic block with the AND, OR, NOT operators
  - Draw the truth table
  - For each true output, represent the corresponding inputs as a product
  - The final equation is a sum of these products

| A | В | C | Е |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 0 |

$$(A . B . \overline{C}) + (A . C . \overline{B}) + (C . B . \overline{A})$$

- Can also use "product of sums"
- Any equation can be implemented with an array of ANDs, followed by an array of ORs

### **Boolean Equation**

 Consider the logic block that has an output E that is true only if exactly two of the three inputs A, B, C are true

Multiple correct equations:

Two must be true, but all three cannot be true:

$$E = ((A . B) + (B . C) + (A . C)) . (A . B . C)$$

Identify the three cases where it is true:

$$E = (A . B . \overline{C}) + (A . C . \overline{B}) + (C . B . \overline{A})$$

#### NAND and NOR

- NAND: NOT of AND: A nand B = A.B
- NOR: NOT of OR: A nor B = A + B
- NAND and NOR are universal gates, i.e., they can be used to construct any complex logical function

### Common Logic Blocks – Decoder

#### Takes in N inputs and activates one of 2<sup>N</sup> outputs

| I <sub>0</sub> | 1 | 12 | $O_0$ | 01 | 02 | $O_3$ | $O_4$ | O <sub>5</sub> | 06 | O <sub>7</sub> |
|----------------|---|----|-------|----|----|-------|-------|----------------|----|----------------|
| 0              | 0 | 0  | 1     | 0  | 0  | 0     | 0     | 0              | 0  | 0              |
| 0              | 0 | 1  | 0     | 1  | 0  | 0     | 0     | 0              | 0  | 0              |
| 0              | 1 | 0  | 0     | 0  | 1  | 0     | 0     | 0              | 0  | 0              |
| 0              | 1 | 1  | 0     | 0  | 0  | 1     | 0     | 0              | 0  | 0              |
| 1              | 0 | 0  | 0     | 0  | 0  | 0     | 1     | 0              | 0  | 0              |
| 1              | 0 | 1  | 0     | 0  | 0  | 0     | 0     | 1              | 0  | 0              |
| 1              | 1 | 0  | 0     | 0  | 0  | 0     | 0     | 0              | 1  | 0              |
| 1              | 1 | 1  | 0     | 0  | 0  | 0     | 0     | 0              | 0  | 1              |





### Common Logic Blocks - Multiplexor

 Multiplexor or selector: one of N inputs is reflected on the output depending on the value of the log<sub>2</sub>N selector bits



### Adder Algorithm



Truth Table for the above operations:

| A  | В | Cin | Sum Cout |
|----|---|-----|----------|
| 0  | 0 | 0   |          |
| 0  | 0 | 1   |          |
| 0  | 1 | 0   |          |
| 0  | 1 | 1   |          |
| 1  | 0 | 0   |          |
| 1  | 0 | 1   |          |
| 1  | 1 | 0   |          |
| M< | 1 | 1   |          |

### Adder Algorithm

|       | 1   | 0  | 0   | 1 |
|-------|-----|----|-----|---|
|       | 0   | 1  | 0   | 1 |
| Sum   | 1 🔨 | 1、 | 1 🔨 | 0 |
| Carry | 0   | 0  | _ 0 | 1 |

Truth Table for the above operations:

| A  | В | Cin | Sum | Cout |
|----|---|-----|-----|------|
| 0  | 0 | 0   | 0   | 0    |
| 0  | 0 | 1   | 1   | 0    |
| 0  | 1 | 0   | 1   | 0    |
| 0  | 1 | 1   | 0   | 1    |
| 1  | 0 | 0   | 1   | 0    |
| 1  | 0 | 1   | 0   | 1    |
| 1  | 1 | 0   | 0   | 1    |
| M< | 1 | 1   | 1   | 1    |

**Equations:** 

Sum = Cin 
$$.\overline{A} .\overline{B} + B .\overline{Cin} .\overline{A} +$$

$$Cout = A \cdot B \cdot Cin +$$

$$=A.B +$$

### Carry Out Logic



Equations:

Sum = Cin 
$$.\overline{A} .\overline{B} +$$
  
B  $.\overline{Cin} .\overline{A} +$   
A  $.\overline{Cin} .\overline{B} +$   
A  $.\overline{B} .\overline{Cin}$ 

$$Cout = A \cdot B \cdot Cin + A \cdot B \cdot Cin + A \cdot Cin \cdot B + B \cdot Cin \cdot A$$

$$= A \cdot B + A \cdot Cin + B \cdot Cin$$

$$= A \cdot Cin + Cin + Cin$$

**FIGURE B.5.5** Adder hardware for the carry out signal. The rest of the adder hardware is the logic for the Sum output given in the equation on page B-28.

## **Agenda**

- Combinational Circuits
- Sequential Circuits
- CPU Design
- Basic CPU Elements
  - ALU
  - Register File

#### Clocks

- A microprocessor is composed of many different circuits that are operating simultaneously – if each circuit X takes in inputs at time TI<sub>X</sub>, takes time TE<sub>X</sub> to execute the logic, and produces outputs at time TO<sub>X</sub>, imagine the complications in co-ordinating the tasks of every circuit
- A major school of thought (used in most processors built today): all circuits on the chip share a clock signal (a square wave) that tells every circuit when to accept inputs, how much time they have to execute the logic, and when they must produce outputs



### **Clock Terminology**



$$4 \text{ GHz} = \text{clock speed} = \underbrace{1}_{\text{cycle time}} = \underbrace{1}_{\text{cycle time}}.$$



### Sequential Circuits

 Until now, circuits were combinational – when inputs change, the outputs change after a while (time = logic delay thru circuit)



 We want the clock to act like a start and stop signal – a "latch" is a storage device that stores its inputs at a rising clock edge and this storage will not change until the next rising clock edge



 $\leq$ 

21

## Sequential Elements

- Register: stores data in a circuit
  - Uses a clock signal to determine when to update the stored value
  - Edge-triggered: update when Clk changes from 0 to 1





## Sequential Elements

- Register with write control
  - Only updates on clock edge when write control input is 1
  - Used when stored value is required later



## **Clocking Methodology**

- Combinational logic transforms data during clock cycles
  - Between clock edges
  - Input from state elements, output to state element
  - Longest delay determines clock period





# Agenda

- Combinational Circuits
- Sequential Circuits
- CPU Design
- Basic CPU Elements
  - ALU
  - Register File

# **CPU Design**

- CPU performance factors
  - Instruction count
    - Determined by ISA and compiler
  - CPI and Cycle time
    - Determined by CPU hardware
- We will examine two MIPS implementations
  - A simplified version
  - A more realistic pipelined version
- Simple subset, shows most aspects
  - Memory reference: lw, sw
  - Arithmetic/logical: add, sub, and, or, slt
  - Control transfer: beq, j



# Agenda

- Combinational Circuits
- Sequential Circuits
- CPU Design
- Basic CPU Elements
  - ALU
  - Register File

# **Arithmetic Logic Unit (ALU)**

 ALU should be able to perform all transformation on the register values to execute different instructions (ADD, AND, OR, SUB, ...etc.)

### **ALU – version 1**



1-bit ALU: AND, OR, ADD



**FIGURE B.5.7** A **32-bit ALU constructed from 32 1-bit ALUs.** CarryOut of the less significant bit is connected to the CarryIn of the more significant bit. This organization is called ripple carry.

### ALU – versions 2 and 3



1-bit ALU: AND, OR, ADD, SUB



1-bit ALU: AND, OR, ADD, SUB, NOR a NOR b = NOT (a OR b) = a' and b'

### **ALU – Final Version**

- Support slt instruction,
  - if a < b => 000...01, otherwise => 0
  - Remember if a < b => SF != OF after a b





**Bit 31** 

# **Complete ALU**

| ALU control lines | Function         |
|-------------------|------------------|
| 0000              | AND              |
| 0001              | OR               |
| 0010              | add              |
| 0110              | subtract         |
| 0111              | set on less than |
| 1100              | NOR              |



# Agenda

- Combinational Circuits
- Sequential Circuits
- CPU Design
- Basic CPU Elements
  - ALU
  - Register File

## Register File

- The 32 registers are arranged as register file
- Using this register file, any two registers can be selected and a third can be written





# Register File



# Reading

- Appendix B.5, B.8
- Chapter 4: 4.1 4.3