

# CE/CZ3001

## LAB: 3

There are two phases in lab 3. In phase 1, you will use the datapath designed in lab 2 along with the given Verilog code of a program counter and instruction memory to create a simple four-stage pipelined CPU for execution of register (R) type instructions. The RF has thirty-two registers each having a bitwidth of 64 (as in Lab 2). In this lab you will simulate the four-stage pipelined implementation of R-type instructions and understand its functionality. You will be provided with testbench code of four stage pipelined implementation for R type instructions. You are also asked to find the area and time complexity of the four-stage pipelined architecture. In phase 2 of this lab, you will implement a five-stage pipelined CPU architecture including data memory to incorporate D-type instructions (STUR and LDUR). You will also simulate and analyze the functionality of the five stage pipeline along with its area and time complexity.

# I. FOUR-STAGE PIPELINED IMPLEMENTATION OF CPU( FOR REGISTER TYPE INSTRUCTIONS ONLY)



Fig. 1 Four-stage pipelined CPU (R -type instructions).



In order to understand the advantages of pipelining a simple four-stage pipeline is explained here. The basic block diagram is given in Fig.1.

The Program counter (PC) given in 'PC.v' points to the next instruction using an incrementor.

The address of the instruction to be executed is fed into Instruction memory 'imemory.v' from PC. The width of the address of your processor is 64-bits; each memory location is of 32-bits width (in this case PC will increment by 1 to point to the next instruction). The instruction memory has a 64-bit address port and gives 32-bit instruction in the referenced location as output without any control signals. The read operation is possible anytime for instruction memory; the access time is one clock cycle. The Verilog module for the instruction memory "imemory.v' is given to you. The instructions are preloaded to instruction memory with the help of a text file by the name "imem\_testw.txt". Each instruction is written as per the 32 bit instruction format explained in lab 2 for the R type instruction. Note that memory is clocked and hence we have a clock cycle delay for getting the output from memory.

The four stages are fetch, decode, execute and write back. In the first stage, program counter provides address to instruction memory. In the second stage, the instruction is read from instruction memory and instruction is decoded to generate the control signals. The operand addresses are connected directly to the address ports of RF for decoding the desired register values. The third stage comprises of execution and fourth stage is write back. The values from register file goes to ALU in the execute stage and the ALU operation is specified by the opcode of the instruction (generated by the control logic and provided to the ALU). Finally the ALU output is written back to the register file in the write back stage.

The Verilog file 'pipelined\_four\_stage.v' (provided) is the top module of the four-stage pipelined CPU. This top module consists (instantiates) of 'PC.v', 'regfile.v', 'control.v', 'imemory.v', 'alu.v', 'ID\_EXEstage.v' and "EXE\_WBstage.v". The 'ID\_EXEstage.v' is the pipeline register between decode and execute section and "EXE\_WBstage.v" is the pipeline register between execute and write back section

Please note that as there are no load and store instructions implemented in this datapath, we are unable to initialize the registers in the register file from the memory. Hence we initialize the registers (hardcoding) inside 'register.v'(please note regdata[1] is initialized as 3 and regdata[2] is initialized as 2 in 'regfile.v').

- 1. Please note that the 'write enable (wen)' of the register file is not taken to the pipeline (ID/EXE) in the given code because for all your instructions (R type) 'write enable (wen) =1'. Hence the circuit is always write-enabled and 'wen' is no longer a variable. But if you have instruction like store and branch where you don't want data to be written to a 'regfile' you may have to take 'write enable' signal as a variable and need to take it through pipeline.
- 2. Double click RTL schematic to view the circuit diagram for the four-stage pipielined implementation. The RTL schematic should closely resemble Fig. 1.
- 3. Test the four-stage pipelined CPU implementation using the test bench given 'testbench\_4\_stage\_pipeline.v'. Note the operation and analyse the same. The 'imemory.v' uses file operation to get the instruction and it reads "imem\_testw.txt" as shown in Fig.2 as per the address given by PC. Verify the operation. Did you find any anomaly in the result? Why is it? What would be the method to resolve the same? Can No operation instruction (NOP) help? You can add more inputs to fully check the functionality.



4. Note the cycle by cycle changes in the testbench for each instruction as well as the changes for the destination register content once you execute one instruction.

| 64 bit PC address (in | 32 bit instruction from IMEM | meaning                 |
|-----------------------|------------------------------|-------------------------|
| hex)                  |                              |                         |
| 0000000000000000      | 001F03FF                     | ADD X31, X31, X31 (NOP) |
| 0000000000000001      | 00040023                     | ADD X3, X1, X4          |
| 00000000000000002     | 00220024                     | SUB X4, X1, X2          |
| 0000000000000003      | 00440027                     | AND X7, X1, X4          |
| 00000000000000004     | 006200E8                     | XOR X8, X7, X2          |
| 00000000000000005     | 001F03FF                     | ADD X31, X31, X31 (NOP) |
| 00000000000000006     | 001F03FF                     | ADD X31, X31, X31 (NOP) |

Fig. 2: R type instructions in the IMEM text file

Final content of register file after instruction

5. To see the content of the register file in the simulation window, Click on the memory tab and double click to open the register file as shown below. You can see the final content of the register file in order to verify the operation.

execution

📝 File Edit View Simulation Window Layout Help i 🤌 🖥 M ID CO SO X II II II II ↔ 🗆 🗗 × Address: Columns: 4 Address Radix: Hexadecimal 1 2 3 test\_bench\_4\_stage\_pipeline/uut/RF0/regdata[0:31,63:0] 
(test\_bench\_4\_stage\_pipeline/uut/im/imemory[0:1023,31:0] 0x0 0000000000000000 00000000000000003 00000000000000000 00000000000000000 0x4 0000000000000001 00000000000000000 00000000000000000 000000000000000001 0x8 000000000000003 00000000000000000 000000000000000000 0xC 00000000000000000 00000000000000000 0x10 000000000000 00000000000000000 00000000000000000 0x18 00000000000000000 0x1C 000000000000000 000000000000000 Objects A Instances and ... Memory Source Default.wcfg regdata WARNING: A full ISim License cannot be checked out due to the issues listed above. Please use Xilinx License Configuration Manager to fix these issues in order to check out a full ISim license

You can use <a href="https://personal.ntu.edu.sg/smitha/OPCoder/OPCoder/converter.htmlto">https://personal.ntu.edu.sg/smitha/OPCoder/OPCoder/converter.htmlto</a> convert the ARM instructions to machine code in binary or hexadecimal number system.

#### EVALUATION -1

1) Synthesize the four-stage pipelined CPU for R type instructions. Find the LUT consumption, number of registers and minimum clock period.

Table 1: Slices and delay for four-stage pipelined CPU implementation

| CPU                 | No of LUT slices | No of slice registers | Minimum Clock<br>Period |
|---------------------|------------------|-----------------------|-------------------------|
| Four stage pipeline |                  |                       |                         |



### II. FIVE STAGE PIPELINED IMPLEMENTATION OF R & D TYPE CPU

Here we modify the earlier pipeline to include LDUR, and STUR instructions (D-type instructions) along with R-type instructions and convert that to a 5-stage pipelined processor. You will be provided with Verilog code for the datapath. You need to understand the functionality of the 5-stage CPU using the test bench. The datapath for the five stage pipeline including STUR and LDUR is shown in Fig. 3



Fig. 3 Five-stage pipelined CPU (R and D type instructions).

We are having separate instruction memory and data memory. The data memory has 64-bit address port, a 64-bit input data port, a 64-bit output data port, and an active-high write-enable 'MemWrite' signal. If the 'MemWrite' signal is high, the memory will write the input data bits to the specified address (example for STUR). The read operation is possible anytime for both instruction and data memories; once address is provided at its input port. The Verilog module for the data memory is given to you ('dmemory.v') it is almost similar to the instruction memory. The data is preloaded to the data memory. The data are loaded to data memory with the help of a text file by the name "dmem\_test0.txt". Note that memory is clocked and hence we have a clock cycle delay for getting the output from memory.

#### D format instructions:

Example LDUR Rt, [Rn, #address], Meaning: [Rt] mem[[Rn] + sign ext(address)]: the content of registers Rn is added to the sign extended address to calculate the data memory address, and the value at that address location is written to destination register Rt. The bit assignments to different fields of D-format are shown below.

| opcode | address | op    | Rn  | Rt |
|--------|---------|-------|-----|----|
| 31 21  | 20 12   | 11 10 | 9 5 | 4  |



#### Examples:

| 1. LDUR X5, | [X4, #4] (meaning: [X5] | $\leftarrow$ mem([X4]+4) | ). The machine for | mat is given below. |
|-------------|-------------------------|--------------------------|--------------------|---------------------|
| 0000000101  | 000000100               | 00                       | 00100              | 00101               |
| 31          | 21 20                   | 12 11 10                 | 9 5                | 4                   |

2. STUR X8, [X9, #4] (meaning: [X8]  $\rightarrow$  mem([X9]+4):

| 0000000110 |       | 000000100 | 00    | 01001 |   | 01000 |
|------------|-------|-----------|-------|-------|---|-------|
| 31         | 21 20 | 12        | 11 10 | 9     | 5 | 4     |

We can note that register "Rt" acts as destination register for LDUR and source register for STUR. To facilitate this we need a mux with a control signal "Reg2Loc" to select the source register for STUR as shown in Fig. 3. For LDUR and STUR instructions, the addresses calculated by ALU with the help of the "address" section of the instruction. The address section is sign extended to 64 bits in decode stage and is selected as one of the inputs in the execute stage. For this selection we need a multiplexer as shown in the execute stage whose select line is "alusrc" from control unit.

In the first stage, program counter 'PC.v' provides address to instruction memory. In the second stage, the instruction is read using 'imemory.v' and the operand addresses are connected directly to the address ports of RF and the control logic. The instruction is decoded using 'regfile.v' to generate the control signals using 'control.v' and to get the data from the RF. The third stage comprises of execution using 'ALU.v'. In the fourth stage we have the data memory read and write using necessary control signals and final stage being written back. The ALU generates both data and addresses. For R-type instructions, the ALU calculates the data but for LDUR and STUR (D-type), ALU calculates the address. Finally in the writeback stage, the ALU output (for R type) or the data memory output (for LDUR) is chosen with the help of control signal "memtoreg" and is written back to the register file.

Both IMEM and DMEM provide the output after one clock cycle. This provides an imaginative pipeline after instruction fetch. It is also the reason why the output of DMEM is not passed through the last pipeline stage (indicated in Fig.1).

The Verilog file 'pipelined\_five\_stage.v' (provided) is the top module of the five-stage pipelined CPU. This top module consists of 'PC.v', 'regfile.v', 'control.v', 'imemory.v', 'alu.v', 'dmemory.v', 'ID\_EXEstage.v', 'EXE\_MEMstage.v', and 'MEM\_WBstage.v'. The 'ID\_EXEstage.v', 'EXE\_MEMstage.v', and 'MEM\_WBstage.v' are the pipeline registers between decode /execute, execute/datamemory and datamemory/writeback section respectively.

You can note that we are able to operate register type of instructions (ADD, SUB, AND, XOR, ORR) along with LDUR and STUR. In order to initialize the registers in the register file, data from the memory can be utilized.

- 1. We can note that 'write enable' of register file is now no longer a constant as STUR do not write back to register. Hence 'write enable' signal is a variable and is now pipelined through all stages.
- 2. Double click RTL schematic to view the circuit diagram for the five-stage pipelined implementation. The RTL schematic should closely resemble Fig. 3.



- 3. Test the 5-stage pipelined datapath implementation by generating a test bench. Test bench can be generated in the 'simulation mode' by right clicking the top module and adding 'New source' to be 'Verilog test fixture'. Name the Verilog test bench and choose the corresponding top module to generate the test bench. Once the test bench is generated, you need to check the bit-width of the inputs and outputs, add the clock and the test inputs as shown below.
- 4. Inserting CLK signal: Insert 'always #15 clk = ~clk;' before the 'initial' statement.
- 5. Add the following test vectors on the portion "//Add the stimulus" #25 rst =1; #25 rst=0:

As the instructions are already in IMEM (imem\_test0.txt) and data in DMEM (dmem\_test0.txt), we can simulate and see the functionality of the datapath. The IMEM uses file operation to get the instruction and it reads "imem\_test0.txt" as per the address given by PC. The DMEM reads from "dmem\_test0.txt" as per the address given by ALU for LDUR. For STUR, the data from the register file (RF) is written to the DMEM using the address generated by ALU.

6. You can add new instructions and data by modifying the text files for both IMEM and DMEM. You can use <a href="https://personal.ntu.edu.sg/smitha/OPCoder/OPCoder/converter.html">https://personal.ntu.edu.sg/smitha/OPCoder/OPCoder/converter.html</a> to convert the ARM instructions to machine code in binary or hexadecimal number system.

#### **Example for verification of LDUR and STUR**

- 1. In order to verify the operation, an example set of instructions and data given in Fig. 4 as "imem\_test0.txt" and Fig. 5 as "dmem\_test0.txt".
- 2. The set of instructions given in Fig. 4 has <u>data dependencies</u>. In order to get the correct result while running in a five stage pipelined architecture; we need to add NOPs where ever necessary. Once the NOPS are correctly inserted to remove the data dependencies, we will get the added result in address location "[2]" of DMEM as can be seen in Fig. 6

| 32 bit PC address (in | 32 bit instruction from IMEM | meaning                 |
|-----------------------|------------------------------|-------------------------|
| hex)                  |                              |                         |
| 0000000000000000      | 001F03FF                     | ADD X31, X31, X31 (NOP) |
| 0000000000000001      | 00A00045                     | LDUR X5, [X2,#0]        |
| 00000000000000002     | 00A02026                     | LDUR X6, [X1,#2]        |
| 0000000000000003      | 000600A5                     | ADD X5, X5, X6          |
| 0000000000000004      | 00C02045                     | STUR X5, [X2,#2]        |

Fig. 4 Instructions in the IMEM

| 64 bit address (in hex) | 64 bit data from DMEM |
|-------------------------|-----------------------|
| 0000000000000000        | 00000000000000A       |
| 0000000000000001        | 00000000000000A       |
| 00000000000000000       | 00000000000000A       |
| 0000000000000003        | 00000000000000A       |
| 00000000000000004       | 00000000000000A       |
| 00000000000000005       | 00000000000000A       |
| 00000000000000006       | 00000000000000A       |
| 0000000000000007        | 00000000000000A       |
| 0000000000000000        | 00000000000000A       |



#### Fig. 5 Data in the DMEM

3. Using STUR instruction, we can write back to DMEM register. Note that we are not writing back to the text file 'dmem\_test0.txt'. Hence the update is only visible at the DMEM register as shown in the simulation window represented in Fig. 6.

X5 has the result of [A+A]=[14] (in hexadecimal). It is written to location 2 as shown in Fig. 6



Fig. 6 DMEM register after executing the modified instructions in Fig. 4 for data in Fig. 5

4. If NOPs are not correctly inserted the result written back to DMEM will be wrong.

## **EVALUATION -II**

2) Synthesize the five-stage pipelined CPU given in Fig.3. Find the LUT consumption, number of registers and minimum clock period.

Table 2: Slices and delay for five-stage pipelined CPU implementation

| 1 doic 2. Direct and | delay for five stage | pipermed of o mi | picificitution |
|----------------------|----------------------|------------------|----------------|
| CPU                  | No of LUT slices     | No of slice      | Minimum Clock  |
|                      |                      | registers        | Period         |
| Five stage pipelined |                      |                  |                |
| CPU with LDUR and    |                      |                  |                |
| STUR                 |                      |                  |                |