| Ctrl Signals |        |         |          |       |          |        |          |      |                  |
|--------------|--------|---------|----------|-------|----------|--------|----------|------|------------------|
| Instruction  | Branch | MemRead | MemtoReg | ALUOp | MemWrite | ALUSrc | RegWrite | Zero | ImmGen<br>Output |
| add          | U      | J       | O        | 10    | O        | v      |          | 0    | X 29.6           |
| beq          |        | b       | X        | 01    | 0        | J      | S        |      | 32'6 0 0100      |
| lw           | Ó      |         |          | 00    | U        |        | 1        | Ú    | 32'60            |

2. (10 points) Given following assembly instruction:

sw rs2, imm12(rs1)

- (1) Which resources (blocks) perform a useful function for this instruction? (3 points)
- (2) Which resources (blocks) produce no output for this instruction? Which resources produce output that is not used? (7 points)

3. (10 points) Consider the following instruction mix:

| R-type | I-type (non-lw) | Load | Store | Branch | Jump |
|--------|-----------------|------|-------|--------|------|
| 20%    | 28%             | 25%  | 10%   | 15%    | 2%   |

- (1) What fraction of all instructions use data memory? (3 points)
- (2) What fraction of all instructions use instruction memory? (2 points)
- (3) What fraction of all instructions use the sign extend? (5 points)
- 4. (10 points) When silicon chips are fabricated, defects in materials (e.g., silicon) and manufacturing errors can result in defective circuits. A very common defect is for one signal wire to get "broken" and always read a logical 0. This is often called a "stuck-at-0" fault.
  - (1) Which instructions fail to operate correctly if the MemToReg wire is stuck at 0? (5 points)
  - (2) Which instructions fail to operate correctly if the ALUSrc wire is stuck at 0? (5 points)
- 5. (30 points) Problems in this exercise assume that the logic blocks used to implement a processor's datapath have the following latencies:

| I-Mem /<br>D-Mem | Register<br>File | Mux   | ALU    | Adder  | Single<br>gate | Register<br>Read | Register<br>Setup | Sign<br>extend | Control |
|------------------|------------------|-------|--------|--------|----------------|------------------|-------------------|----------------|---------|
| 250 ps           | 150 ps           | 25 ps | 200 ps | 150 ps | 5 ps           | 30 ps            | 20 ps             | 30 ps          | 100 ps  |

In above table, "Register Read" is the time needed after the rising clock edge for the new register value to appear on the output. This value applies to the PC only. "Register Setup" is the amount of time a register's data input must be stable before the rising edge of the clock. This value applies to both the PC and Register File.

| 1. | above | in   | table | 1   |
|----|-------|------|-------|-----|
| •  | 0.7.0 | ,,,, |       | - 1 |

| 益子本 | 52037591003   |
|-----|---------------|
|     | , , . , , . , |

- 201) PC. Instruction memory, Registers, Imm Gen, ALU, Data memory PC+4. adder. max Chianch), ALU control, Control, max CALU-in)
  - (2) no output: all blocks have some outputs not used: Add-sum, zero of ALU, mux of Mem Tokeg
- Z. C1) 35%. (2) /oux. (3) 80%.
- 4 (1) Load instruction
  - (2) I-type. (non-lu) Local, store, branch and jump
- 5. (1) L= PC+ I-Mem+ Register File + Mux + ALU+ Mux + RS
  - = 30+250 +150 +25 +200 +26 +20

- 2700PS
- (2) L=PC+I-Mem + Register File + Mux + ALU +1) Mem + Mux + RS

  - = 30+250 +150 +25 +200 +250 425
  - T JEDPS
- (3) L= PC+ I-Mem + Register File + Mux + ALU+ 17-Mem
  - = 30+250 + 150
    - +25 +200 + 250

- = 905P5
- (4) L= PC+ I-Mem + Register File + Mux + SLU+ Gate + Mux + PS

  - = 30+250 +150 +25 +200 + 5 +25 +20
  - z 705 P5

(5) L= PC+ I-Mem + Register File + Mux + ALU+ Mux + RS = 30+250 + 150 +25 +200 +28 +20 z 700 ps 16) L= 950 ps 10/21/11: PC+Zm Add Sum Shift Jal Branch MemRead Instruction [6-0] MemtoReg ALUOp MemWrite **ALUSrc** RegWrite Instruction [19-15] Read Read register 1 Read data 1 Read address Instruction [24-20] Read register 2 Instruction [31-0] ALU ALU result Address Read data Read Instruction [11-7] Write register Instruction data 2 memory Write Write Data data memory data Registers 32 Instruction [31-0] lmm ALU control Instruction [30,14-12]