City College of New York

Take Home Test # 1

Zi Xuan Li
CSC 211 Fall 2022
Professor Izidor Gertner
November 6<sup>th</sup>, 2022

### Objective:

The objective of this report is to build, simulate, and verify the correctness of both Positive and Negative D–Latches that are built using 2:1 Multiplexers. This report will simulate D-Latches made using the template of a 2:1 Multiplexer symbol as well as 2:1 Multiplexer made using AND, OR, and NOT gates. Alongside that, the report will also include VHDL code for a Positive D-Latch as well as Negative D-Latch.

#### Functionality, Specifications, and Simulation:

To verify the correctness of these circuits we must understand how a Positive D-Latch as well as a Negative D-Latch works.

A Positive D-Latch works the exact same as a typical D-Latch. The functionality of the D-Latch is meant to capture or "latch" the logic which is present on the data signal when the CLK signal is high. That means, if the data on the D signal changes state (from 1 to 0 or from 0 to 1) while the CLK signal is high, then the output, Q, follows the input, D. When the CLK signal is low, the last state of the D signal is trapped and held in the latch and the output Q retains the previous value of D (the value before the CLK drops to 0).

A Negative D-Latch works similarly to the Positive D-Latch except that the output Q follows the input D when the CLK signal is low instead of high. That means, if the data on the D signal changes state while the CLK is low, then the output, Q, follows the input, D. When the CLK signal is high, the output Q retains the previous value of D (the value before the CLK rises to 1).

Using this information, we can form a truth table of a Positive D-Latch as well as a Negative D-Latch.

| Positive D Latch |   |        |  |
|------------------|---|--------|--|
| CLK              | D | Q(t)   |  |
| 0                | 0 | Q(t-1) |  |
| 0                | 1 | Q(t-1) |  |
| 1                | 0 | 0      |  |
| 1                | 1 | 1      |  |

| Negative D Latch |   |        |
|------------------|---|--------|
| CLK              | D | Q(t)   |
| 0                | 0 | 0      |
| 0                | 1 | 1      |
| 1                | 0 | Q(t-1) |
| 1                | 1 | Q(t-1) |

### Part 1: (Design and build in Quartus Positive D-Latch using 2:1 MUX using gates from the first lab)



Figure 1: Positive D-Latch digital circuit built using the 2:1 Mux as a template with gates that we used in the first lab.



Figure 2: University Program VWF output for the D-Latch in figure 1 with input signals S, A0, A1 and output signals Y. In this waveform simulation, S represents standard input ENA/CLK with a period of 400ns and duty cycle of 50%. A0 is not used in the digital circuit. A1 represents standard input D with a period of 100 ns and duty cycle of 50%. Y represents the standard output Q of the D-Latch.

To verify the correctness of the digital circuit in Figure 1, I compared the VWF in Figure 2 with the truth table of a standard Positive D-Latch. In Figure 2, T0 to T1 shows that the output of the digital circuit when S (CLK) is HIGH and A1 (D) is LOW results in Y (Q) being LOW. T1 to T2 shows that the output when S is HIGH and A1 is HIGH results in Y being HIGH. T2 to T3 shows that the output when S is LOW and A1 is LOW results in Y being HIGH (latch case). T3 to T4 shows that the output when S is LOW and A1 is HIGH results in Y being HIGH (latch case). The results of the VWF matches all the possible cases of the Positive D-Latch truth table and thus it is correct.

### Part 2: (Design and build in Quartus Negative D-Latch using 2:1 MUX using gates from the first lab)



Figure 3: Negative D-Latch digital circuit built using the 2:1 Mux as a template with gates that we used in the first lab.



Figure 4: University Program VWF output for the D-Latch in figure 3 with input signals S, A0, A1 and output signals Y. In this waveform simulation, S represents standard input ENA/CLK with a period of 400ns and duty cycle of 50%. A0 is not used in the digital circuit. A1 represents standard input D with a period of 100 ns and duty cycle of 50%. Y represents the standard output Q of the D-Latch.

To verify the correctness of the digital circuit in Figure 3, I compared the VWF in Figure 4 with the truth table of a standard Negative D-Latch. In Figure 4, T0 to T1 shows that the output of the digital circuit when S (CLK) is LOW and A1 (D) is LOW results in Y (Q) being LOW. T1 to T2 shows that the output when S is LOW and A1 is HIGH results in Y being HIGH. T2 to T3 shows that the output when S is HIGH and A1 is LOW results in Y being HIGH (latch case). T3 to T4 shows that the output when S is HIGH and A1 is HIGH results in Y being HIGH (latch case). The results of the VWF matches all the possible cases of the Negative D-Latch truth table and thus is correct.

# Part 3: (Design and build in Quartus Positive D-Latch using 2:1 MUX using Quartus component symbol)



Figure 5: Positive D-Latch digital circuit built using the 2:1 Mux symbol as a component.



Figure 6: Digital Circuit of the 2:1 Mux Symbol being used in Figure 5.



Figure 7: University Program VWF output for the D-Latch in figure 5 with input signals IN\_CLK and IN\_D and output signal OUT\_Q. In this waveform simulation, IN\_CLK has a period of 400ns and duty cycle of 50%. IN\_D has a period of 200ns and duty cycle of 50%. OUT\_Q represents the output.

To verify the correctness of the digital circuit in Figure 5, I compared the VWF in Figure 7 with the truth table of a standard Positive D-Latch. In Figure 7, T0 to T1 shows that the output of the digital circuit when IN\_CLK is HIGH and IN\_D is LOW results in OUT\_Q being LOW. T1 to T2 shows that the output when IN\_CLK is HIGH and IN\_D is HIGH results in OUT\_Q being HIGH. T2 to T3 shows that the output when IN\_CLK is LOW and IN\_D is LOW results in OUT\_Q being HIGH (latch case). T3 to T4 shows that the output when IN\_CLK is low and IN\_D is HIGH results in OUT\_Q being HIGH (latch case). The results of the VWF matches all the possible cases of the Positive D-Latch truth table and thus is correct.

## Part 4: (Design and build in Quartus Negative D-Latch using 2:1 MUX using Quartus component symbol)



Figure 8: Negative D-Latch digital circuit built using the 2:1 Mux symbol as a component (2 to 1 Mux component is the same refer to figure 6).



Figure 9: University Program VWF output for the D-Latch in figure 5 with input signals IN\_CLK and IN\_D and output signal OUT\_Q. In this waveform simulation, IN\_CLK has a period of 400ns and duty cycle of 50%. IN\_D has a period of 200ns and duty cycle of 50%. OUT\_Q represents the output.

To verify the correctness of the digital circuit in Figure 8, I compared the VWF in Figure 9 with the truth table of a standard Negative D-Latch. In Figure 9, T0 to T1 shows that the output of the digital

circuit when IN\_CLK is HIGH and IN\_D is LOW results in OUT\_Q being HIGH (latch case). T1 to T2 shows that the output when IN\_CLK is HIGH and IN\_D is HIGH results in OUT\_Q being HIGH (latch case). T2 to T3 shows that the output when IN\_CLK is LOW and IN\_D is LOW results in OUT\_Q being LOW. T3 to T4 shows that the output when IN\_CLK is low and IN\_D is HIGH results in OUT\_Q being HIGH. The results of the VWF matches all the possible cases of the Positive D-Latch truth table and thus is correct.

# Part 5: (Write VHDL code for Positive D-Latch, Negative D-Latch. Create a separate Quartus project for each)

```
library IEEE;
 2
      use IEEE.STD_LOGIC_1164.ALL;
 3
4
5
6
7
8
9
     □entity Positive_D_Latch is
           Port ( D
                        in
                            STD_LOGIC;
                     : in
                  EN
                            STD_LOGIC:
                  Q
                      : out STD_LOGIC);
      end Positive_D_Latch;
     □architecture Behavioral of Positive_D_Latch is
10
           signal DATA : STD_LOGIC;
12
     ⊟begin
13
14
           DATA <= D when (EN = '1') else DATA;
15
           Q <= DATA;
16
17
      end Behavioral;
```

Figure 10: Positive D-Latch VHDL Code.



Figure 11: BDF file of the VHDL code generated from Figure 10 into a symbol with inputs and outputs.



Figure 12: VWF output of the VHDL Code in Figure 10 generated as a symbol with input signals IN\_CLK and IN\_D and output signal OUT\_Q.

```
library IEEE;
 2
      use IEEE.STD_LOGIC_1164.ALL;
 4
5
6
7
     □entity Negative_D_Latch is
     : in
                           STD_LOGIC;
                  EN : in
                           STD_LOGIC;
                    : out STD_LOGIC);
                  Q
 8
      end Negative_D_Latch;
 9
     □architecture Behavioral of Negative_D_Latch is
10
11
          signal DATA : STD_LOGIC;
12
     □begin
13
14
          DATA <= D when (EN = '0') else DATA;
15
          Q <= DATA;
16
17
      end Behavioral;
```

Figure 13: Negative D-Latch VHDL Code.



Figure 14: BDF file of the VHDL code generated from figure 13 into a symbol with inputs and outputs.



Figure 15: VWF output of the VHDL Code in Figure 13 generated as a symbol with input signals IN\_CLK and IN\_D and output signal OUT\_Q.

```
— Copyright (C) 2020 Intel Corporation. All rights reserved.
       -- Your use of Intel Corporation's design tools, logic functions
-- and other software and tools, and any partner logic
-- functions, and any output files from any of the foregoing
 3
 4
 5
       -- (including device programming or simulation files), and any
 6

    associated documentation or information are expressly subject

       -- to the terms and conditions of the Intel Program License
 8
       -- Subscription Agreement, the Intel Quartus Prime License Agreement,
 9
       -- the Intel FPGA IP License Agreement, or other applicable license
10
       -- agreement, including, without limitation, that your use is for
       -- the sole purpose of programming logic devices manufactured by
11
       -- Intel and sold by Intel or its authorized distributors. Please -- refer to the applicable agreement for further details, at
12
13
14
      -- https://fpgasoftware.intel.com/eula.
15
16
     □ -- PROGRAM
                         "Quartus Prime"
                         "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition"
17
       -- VERSION
                        "Sun Nov 06 20:14:43 2022"
18
       -- CREATED
19
20
       LIBRARY ieee;
       USE ieee.std_logic_1164.all;
21
22
23
       LIBRARY work;
24
25
     ■ENTITY UpdatedPositiveDataLatchUsingGatesVHDL IS
26
          PORT
     27
           (
28
              A0 : IN
                         STD_LOGIC;
29
              A1 :
                    IN
                         STD_LOGIC;
                   IN STD_LOGIC;
OUT STD_LOGIC
30
31
32
          );
33
      END UpdatedPositiveDataLatchUsingGatesVHDL;
34
35
     ☐ ARCHITECTURE bdf_type OF UpdatedPositiveDataLatchUsingGatesVHDL IS
36
37
       SIGNAL
                 SYNTHESIZED_WIRE_0 :
                                           STD_LOGIC;
                 SYNTHESIZED_WIRE_1 :
38
       SIGNAL
                                           STD_LOGIC;
39
       SIGNAL
                 SYNTHESIZED_WIRE_
                                           STD_LOGIC;
                 SYNTHESIZED_WIRE_3 : STD_LOGIC;
40
       SIGNAL
41
42
43
     BEGIN
44
       Y <= SYNTHESIZED_WIRE_0;
45
46
47
48
       SYNTHESIZED_WIRE_3 <= SYNTHESIZED_WIRE_0 AND SYNTHESIZED_WIRE_1;
49
50
51
       SYNTHESIZED_WIRE_2 <= A1 AND S;
52
53
54
       SYNTHESIZED_WIRE_1 <= NOT(S);
55
56
57
58
       SYNTHESIZED_WIRE_0 <= SYNTHESIZED_WIRE_2 OR SYNTHESIZED_WIRE_3;
59
60
61
       END bdf_type;
```

Figure 16: Positive D-Latch digital VHDL Code generated using Quartus HDL Design.

```
— Copyright (C) 2020 Intel Corporation. All rights reserved.
       -- Your use of Intel Corporation's design tools, logic functions
-- and other software and tools, and any partner logic
-- functions, and any output files from any of the foregoing
 2
 3
 4
 5
       -- (including device programming or simulation files), and any
 6
7

    associated documentation or information are expressly subject

       -- to the terms and conditions of the Intel Program License
 8

    Subscription Agreement, the Intel Quartus Prime License Agreement,

 9
       -- the Intel FPGA IP License Agreement, or other applicable license
       -- agreement, including, without limitation, that your use is for
10
       -- the sole purpose of programming logic devices manufactured by
11
12
       -- Intel and sold by Intel or its authorized distributors. Please -- refer to the applicable agreement for further details, at
13
14
       -- https://fpgasoftware.intel.com/eula.
15
                        "Quartus Prime"
16
     □ -- PROGRAM
                        "Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition"
17
       -- VERSION
                        "Sun Nov 06 20:16:18 2022
18
       -- CREATED
19
20
       LIBRARY ieee;
21
       USE ieee.std_logic_1164.all;
22
23
       LIBRARY work;
24
25
     ■ENTITY UpdatedNegativeDataLatchUsingGatesVHDL IS
26
          PORT
27
           (
     28
              A0 :
                    IN
                         STD_LOGIC;
29
                    IN
                         STD_LOGIC;
              A1 :
30
                   IN STD_LOGIC;
31
                   OUT STD_LOGIC
32
          );
33
       END UpdatedNegativeDataLatchUsingGatesVHDL;
34
35
     □ ARCHITECTURE bdf_type OF UpdatedNegativeDataLatchUsingGatesVHDL IS
36
37
                 SYNTHESIZED_WIRE_6:
       SIGNAL
                                          STD_LOGIC;
38
       SIGNAL
                 SYNTHESIZED_WIRE_1 :
                                          STD_LOGIC;
39
       SIGNAL
                 SYNTHESIZED_WIRE_2:
                                          STD_LOGIC;
40
       SIGNAL
                 SYNTHESIZED_WIRE_4 :
                                          STD_LOGIC;
       SIGNAL
41
                 SYNTHESIZED_WIRE_5 :
                                          STD_LOGIC;
42
43
44
     ■ BEGIN
45
       Y <= SYNTHESIZED_WIRE_1;
46
47
48
49
       SYNTHESIZED_WIRE_4 <= A1 AND SYNTHESIZED_WIRE_6;
50
51
52
       SYNTHESIZED_WIRE_5 <= SYNTHESIZED_WIRE_1 AND SYNTHESIZED_WIRE_2;
53
54
55
       SYNTHESIZED_WIRE_6 <= NOT(S);
56
57
58
59
       SYNTHESIZED_WIRE_2 <= NOT(SYNTHESIZED_WIRE_6);
60
61
62
63
       SYNTHESIZED_WIRE_1 <= SYNTHESIZED_WIRE_4 OR SYNTHESIZED_WIRE_5;
64
65
66
       END bdf_type;
```

Figure 17: Negative D-Latch digital VHDL Code generated using Quartus HDL Design.

#### Conclusions:

In this report, I learned about one of the many applications of the 2:1 Multiplexer. One of them being a D-Latch. The equation of a 2:1 Mux is Y = SA \* 0 + S' \* A1 and we can rewrite that to fit the purpose of D-Latch because the logic of the D-Latch can be interpreted as if Clock is high, then Q follows D else Q follows Q which can be written as Clock \* D + Clock' \* Q. I also learned about the difference between positive and Negative D-Latches. Positive D-Latch refers to when the clock pulse transitions from a low to high (0 to 1) and is called a rising edge. Negative D-Latch refers to when the clock pulse transitions from high to low (1 to 0) and is called a falling edge. Through this report, I also developed a better understanding of D-Latches, Multiplexers, and writing VHDL code.