# National Cheng Kung University Department of Electrical Engineering

## Introduction to VLSI CAD (Spring 2024)

#### **Lab Session 4**

### Register Files, Manhattan Distance and LFSR

| Name                       | Student ID |       |
|----------------------------|------------|-------|
| 簡笠恩                        | E14102305  |       |
| Practical Sections         | Points     | Marks |
| Prob A                     | 30         |       |
| Prob B                     | 30         |       |
| Prob C                     | 20         |       |
| Report                     | 15         |       |
| File hierarchy, namingetc. | 5          |       |
| Notes:                     | •          |       |
|                            |            |       |

Due Date: 15:00, March 27, 2024 @ moodle

#### **Deliverables**

- 1) All Verilog codes including testbenches for each problem should be uploaded. NOTE: Please **DO NOT** include source code in the paper report!
- 2) All homework requirements should be uploaded in this file hierarchy or you will not get the full credit.
  - NOTE: Please DO NOT upload waveforms!
- 3) Important! TA will use the command in Appendix A to check your design under SoC Lab environment, if your code can not be recompiled by TA successfully using the commands, you will not get the full credit.
- 4) If you upload a dead body which we can't even compile you will get NO credit!
- 5) All Verilog file should get at least 90% superLint Coverage.
- 6) File hierarchy should not be changed; it may cause your code can not be recompiled by TA successfully using the autograding commands



Fig.1 File hierarchy for Homework submission

Prob A: SIPO Register File



- 1. Based on the SIPO register file structure in LabA, please design a 128 x 32 SIPO register file with 5 output ports.
- 2. Port list

| Signal     | Туре   | Bits | Description                                             |  |
|------------|--------|------|---------------------------------------------------------|--|
| clk        | input  | 1    | clock                                                   |  |
| rst        | input  | 1    | reset                                                   |  |
| reg_enable | input  | 1    | register file enable                                    |  |
| reg_write  | input  | 1    | $0 \rightarrow \text{read } 1 \rightarrow \text{write}$ |  |
| src_addr   | input  | 7    | source address                                          |  |
| write_addr | input  | 7    | write address                                           |  |
| write_data | input  | 32   | write data                                              |  |
| src1       | output | 32   | read data source1                                       |  |
| src2       | output | 32   | read data source2                                       |  |
| src3       | output | 32   | read data source3                                       |  |
| src4       | output | 32   | read data source4                                       |  |
| src5       | output | 32   | read data source5                                       |  |

3. Show the simulation result on the terminal.

4. Show waveforms to explain that your register work correctly when read and write.



從此圖可知 reg\_write = 0 為 read 模式故

我們第一個要讀的是 69 暫存器所以 src1 為其內的值,後面四個為 6a,6b,6c,6d 的值,src5 會是 69 結尾,如圖所示,前面四個也是如此。

5. Show SuperLint coverage



1 - 2/69 = 97%

Prob B: Finding Smallest Distance



1. Please design a circuit that will find the smallest distance between the input feature and input colors, based on the structure given in the LAB4 slide.

# 2. Port listManhattan:

| Signal | Туре  | Bits | Description                                                                 |
|--------|-------|------|-----------------------------------------------------------------------------|
| clk    | input | 1    | Clock pin.                                                                  |
| rst    | input | 1    | Reset pin.                                                                  |
| clear  | input | 1    | Set all registers to 0.                                                     |
| c_en   | input | 1    | Write compared colors enable. When c_en is high, then c_in0~7 is available. |
| if_en  | input | 1    | Write input pixel enable. When if_en is high,                               |

#### Min:

| Signal       | Туре   | Bits    | Description              |
|--------------|--------|---------|--------------------------|
| d_0~7        | input  | 10 each | Input data.              |
| out_index    | output | 3       | Output index.            |
| out_distance | output | 10      | Output minimum distance. |

3. Show the simulation result on the terminal.

4. Show waveforms to explain that your design works correctly.



我們已第一題來說,當在 c\_en 升起,會將每個 c\_in 的值存入自製暫存器,而 input\_feature 也是如此,且在他們值有變化時 temp 就會去計算他們之間的最小路徑的 3 個 part(RGB)並存在 temp 裡,然後會在時脈正源時,將 temp 的 RGB 相加存入個別的 d 裡,並且送入 min 裡判斷最小值是誰,最後將最小值送回去 output\_distance 裡,並且判斷他是哪個 C\_in。

#### 5. Show SuperLint coverage



1-8/78+126+53 = 96.89%

#### Prob C: LFSR

1. Please design an 8-bit-LFSR, with the given feedback function in the LAB4 slide.

#### 2. Port list

| Signal   | Туре   | Bits | Description                                                                                                 |
|----------|--------|------|-------------------------------------------------------------------------------------------------------------|
| clk      | input  | 1    | Clock pin.                                                                                                  |
| rst      | input  | 1    | Reset pin. Reset all of the flip flops to zeros.                                                            |
| seed_val | input  | 1    | the flip flops take seed as the initial state.      the flip flops works as linear feedback shift register. |
| seed     | input  | 8    | Initial state value of LFSR.                                                                                |
| d        | output | 8    | Output value of LFSR                                                                                        |

3. Feedback function

# $d[0] = (d[7] \wedge d[5]) \wedge (d[4] \wedge d[2])$

4. Show waveforms to explain that your LFSR module works correctly.



在 seed\_val=1 時,會將 output d 存入 seed 值故為 7,在下一個時脈正源,因為 seed\_val=0,故開始線性回饋,起始 7 為 8′b00000111,經過線性  $F \rightarrow d[0] = (0^0)^0(0^1) \rightarrow 0^1 \rightarrow 1$ ,故會變成 8′b00001111 即為 0f。

5. Show the simulation result on the terminal.

```
140.116.156.10 - PuTTY
                                                                    X
          Congratulations !!
       ** Simulation PASS!!
                               * *
$finish called from file "LFSR_tb.v", line 54.
$finish at simulation time
                                     259000
         VCS Simulation Report
Time: 2590000 ps
CPU Time: 0.660 seconds;
                                Data structure size: 0.0Mb
Fri Mar 22 10:32:22 2024
CPU time: .551 seconds to compile + .574 seconds to elab + .439 seconds to link
+ .704 seconds in simulation
vlsicad9:/home/user2/vlsi24/vlsi2416/Lab4 El4102305/ProbC % jg -superlint superl
JasperGold Apps 2018.03p001 64 bits 2018.04.24 18:13:05 PDT
```

#### 6. Show SuperLint coverage



#### At last, please write the lesson you learned from Lab4

我覺得學到了關於 sequential 的寫法,且更了解暫存器的運作,還有 non-blocking 與 blocking 的區別,還有 for 迴圈的運用會使得程式較為簡化。 老話一句,好課一生推。

Appendix A : Commands we will use to check your homework

| Problem |          | Command                                                           |
|---------|----------|-------------------------------------------------------------------|
| 2 1 4   | Compile  | % vcs -R regfile_sipo.v -full64                                   |
| Prob A  | Simulate | % vcs -R regfile_sipo_tb.v -debug_access+all -full64 +define+FSDB |
| Prob B  | Compile  | % vcs -R top.v -full64                                            |
|         | Simulate | % vcs -R top_tb.v -debug_access+all -full64 +define+FSDB          |
| Prob C  | Compile  | % vcs -R LFSR.v -full64                                           |
|         | Simulate | % vcs -R LFSR_tb.v -debug_access+all -full64 +define+FSDB         |