# **OVERVIEW**

**Objective/Scope**: For who in-charge CTS phase refer what to do (Project U2A6-chiptop flat/ U2B6/U2B10).

### **OVERVIEW**

- 1. Physical Desgin Flow Overview
- 2. Clock Tree Synthesis Overview
- 3. Timing Path & Clock Structure
- 4. Clock Tree Synthesis Manual
- 5. Clock Tree Synthesis Flow

- PnR (Placement and Route) working flow
- Targets of PnR
- Chip PnR IN/OUTPUT

PnR (Placement and Route) working flow



PnR (Placement and Route) working flow



- Floorplan: performs placement of electronic components (excluding standard cells).
- Placement: performs placement of standard cells by using tools.
- CTS/PostCTS: performs clock tree synthesis and optimizations of clock tree.
- Route: performs metal wiring to connects signals between electronic components.
- PostRoute Optimization: performs final optimization of the designs (fix timing, drc, Xtalk, Noise ...)

PnR (Placement and Route) working flow



Targets of PnR



Chip PnR IN/OUTPUT



### 2. CLOCK TREE SYNTHESIS OVERVIEW

Thinking about Clock Tree Synthesis:

What does CTS do?

After placement step which stardard cells are placed in design, we need to propagate clock to FFs. (at Placement step, the clock is treat as ideal => timing ideal). In CTS step, we will build a clock tree propagate from clock source to all sink/leaf (FFs).

Once we have created the clock, we need to propagate these clock in a way that all the clock elements present in the design need to switch at the same time. To achieve this, we need to balance these clocks and here comes the role of Clock Tree Synthesis (CTS) in physical design:

- + Clock propagate to all FFs.
- + Timing after propagate should be as same as possible at Placement phase (not jumpt to much)
- + All requirement adapt (HALO rules, NDR, tran/cap, noise/xtalk, Vth clock line)

To clearly about CTS and how to adapt these requirements, please refer next page.

### 2. CLOCK TREE SYNTHESIS OVERVIEW

#### The main task of CTS:

- Take care clock tree synthesize (care latency/skew which affect timing, care DRC, routing, tran/cap vio)
- Take care timing after CTS (timing met or not, check why: Do this violated timing come from CTS or others team? Do this violated be cover at postCTS?)
- Feedback ideal timing margin depend on CTS results to PnR

#### The sub task of CTS:

- Take care tran/cap clock line (which caused by long distance/big fanout)
- Take care Vth clock line
- Take care HALO rules
- Take care minpulse
- Take care NDR (Non Default Rule)
- Take care xtalk, noise.
- Take care 800Mhz clock lines

### 2. CLOCK TREE SYNTHESIS OVERVIEW

Before investigate what Clock Tree Synthesize, please understand what are **timing paths and clock structure** first. It's very important and basically to know what CTS do and quality of CTS.

- -Timing paths: which is the most important quality in CTS step. At first stage of CTS, we will take care latency/skew whole design because it's directly affect timing. The most important target of CTS is timing (met or the number of violation is as small as possible), next page explain which is timing path, please refer it.
- -Clock structure: CTS phase will propagate clock from source to all FFs, know clock structure to control the latency/skew group also debug easy if any.

- Flip-flops are used as data storage elements. A flip-flop is a device which stores a single <u>bit</u> (binary digit) of data.





Input to register

Register to register

Register to output

Input to output



Setup time: launch clock path + data path <= capture path - setup time + 1 cycle (Setup time is value define already by library)
Hold time: launch clock path + data path >= capture path + hold time (Hold time is value define already by library)

Violated Setup/Hold => data will transfer unstable/wrong => do not let any violated timing in design.



[1.1/1.2] are latency. Latency is the amount of time a clock signal takes to propagate from the original clock source to the sequential elements in the design.

**Local skew** is the difference from clock timing path of only "related" FFs pairs. FFs are called "related" if one FF launches data when is captured by other (the difference between 1.1 and 1.2 called skew)

**Global skew** is the difference from clock timing path of all FFs in the design within the same clock source. And when global skew optimization is run, CTS tries to match the clock delays for all FFs' clock pins.

=> So lantency/skew affect directly timing.

Please refer the detail timing path as link below:

https://renesasgroup.sharepoint.com/:x:/r/sites/rvc-be2/\_layouts/15/Doc.aspx?sourcedoc=%7BBD53AAE8-91CA-48D1-AB12-2770A46C396A%7D&file=Report 7 group timing path.xlsx&action=default&mobileredirect=true

https://renesasgroup.sharepoint.com/:x:/r/sites/rvc-

<u>be2/Shared%20Documents/General/Backend21/IMPROVEMENT\_ACTIVITY/SKILL\_IMPROVEMENT/DOCUME</u>

<u>NT/MyNguyen/CTS%20U2A6/CTSinvTimingPath.xlsx?d=w1328edee6c9541d6a17c064681fe764e&csf=1&web=1</u>
&e=MGcmKU



These source clock have frequency is 800Mhz, so we must take care initial (create module CPGM first of all, guide HOCO,LOCO, PLL manual with the line shortest from these hard macro to CPGM, OSC to PLL shortest). For more detail, please see in next page

**ATOM** 

Exclusive buf/inver not balance
Trace to D : set false
No related timing not balance
Atom vs CPGM: have internal timing, not insert



io\_top/awo1\_iotop/io\_e0vcc/IO\_JP0\_2



More detail about clock structure, please refer link:

https://renesasgroup.sharepoint.com/:x:/r/sites/rvc-

<u>be2/Shared%20Documents/General/Backend21/IMPROVEMENT\_ACTIVITY/SKILL\_IMPROVEMENT/DOCUMENT/MyNguyen/CTS%20U2A6/CLOCK\_STRUCTURE\_DIVIDE%20.xlsx?d=w4174ed715ca546bab631b6bcbfa191</u> da&csf=1&web=1&e=W8enRb

Before you run clock tree synthesis, analyze each clock tree in the block and determine

- •What the clock root is
- •What the required clock sinks and clock tree exceptions are
- •Whether the clock tree contains preexisting cells, such as clock-gating cells
- •Whether the clock tree converges, either with itself (a convergent clock path) or with another clock tree (an overlapping clock path)
- •Whether the clock tree has timing relationships with other clock trees in the block, such as interclock skew requirements

#### What the clock root is

The ICC2 derives the clock trees by tracing through the transitive fanout from the clock roots to the clock endpoints. In general, the tracing terminates when it finds a clock pin of a sequential cell or macro; however, the tools traces through sequential cells if they are integrated clock-gating (ICG) cells or their fanout drives a generated clock.

- +Clock roots: (create\_clock) which can be either input ports or internal hier pins. For nested generated clocks (create\_generated\_clock), the tool consider the master-clock source to be the clock root, and the clock endpoints of the nested clock tree are considered endpoints of the master-clock source.
- •If the tool cannot trace back to the master-clock source, it cannot balance the sink pins of the generated clock with the sink pins of its source.
- •If the master-clock source is not a clock source defined by the create\_clock or create\_generated\_clock command, the tool cannot synthesize a clock tree for the generated clock or its source.

### What the required clock sinks and clock tree exceptions are

When deriving the clock trees, the tool identifies two types of clock endpoints:

- •Sink pins: are the clock endpoints that are used for delay balancing. The tool assigns an insertion delay of zero to all sink pins and uses this delay during delay balancing. During clock tree synthesis, the tool uses sink pins in calculations and optimizations for both design rule constraints and clock tree timing (skew and insertion delay). Sink pins are also referred to as balancing pins.
- •Ignore pins: are clock endpoints that are **excluded** from clock tree timing calculations and optimizations. The tool uses ignore pins only in calculations and optimizations for design rule constraints. During clock tree synthesis, the tool isolates ignore pins from the clock tree by inserting a guide buffer before the pin. Beyond the ignore pin, the tool never performs skew or insertion delay optimization, but does perform design rule fixing.
- => There is another type that stop pins which are excluded from clock timing calculations and optimizations also perform design rule fixing => it maybe happened trans violated of these stop pins.

### What the required clock sinks and clock tree exceptions are

The tool identifies the following clock endpoints as sink pins:

- •A clock pin on a sequential cell (a latch or flip-flip), unless that cell drives a generated clock
- •A clock pin on a macro cell

The tool identifies the following clock endpoints as ignore pins:

- Nonclock input pins of sequential cells
- Output ports
- •Incorrectly defined clock pins (for example, the clock pin does not have trigger edge information or does not have a timing arc to the output pin)
- •Input pins of combinational cells or integrated clock-gating cells that do not have any fanout or that do not have any enabled timing arcs
- •Source pins of clock trees in the fanout of another clock



The source pin of the driven clock (clk2) is an ignore pin of the driving clock (clk1). Sinks of the driven clock are not considered sinks of the driving clock

- Clock is a signal with constant rise and fall with ideally equal width (50% rise and 50% fall of the signal width) helps to control data propagation through the clock elements like FFs, Latches,... Once we have created the clock, we need to propagate these clock in a way that all the clock elements present in the design need to switch at the same time. To achieve this, we need to balance these clocks and here comes the role of Clock Tree Synthesis (CTS) in physical design.
- In CTS step, we will build a clock tree to supply clock signal for each flip-flop or hard/soft macro. The clock tree is very importance so that we need to build and route clock signal follow requirement to achieve the target that timing propagate is highest quality:
- + Trans/cap (DRC), Vth clock (Type cells), X-talk/Halo rules clean.
- + All constraint, NDR, Halo,... are applied.
- + Timing quality is highest (refer old design).

### CTS step:



### 5.1 CTS step: INPUT

Before start CTS step, please ensuring design is ready for CTS:

- Placement database
- CTS setting files (spec files, library cells, constraint tran/cap/fanout, NDR rule/Halo rule definition, MCMM)

### 5.1 CTS step: INPUT

### - Placement database:

- + Which completed locating various circuit components (standard cell, macro, blockage, bound, tap cell, boundary cell,...) within the chip's core and optimizing a number of objectives to ensure that a circuit meets its performance demands.
- + Timing after placement (which will be compare with timing after CTS to know is it jump or not).
- + Congestion, density (which affect CTS synthesized if these are not good).
- + Useful skew if have

### 5.1 CTS step: INPUT

- CTS setting files
- + CTS spec files
- + CTS library cells
- + Constraint tran/cap/fanout
- + NDR rule/Halo rule definition

5.1 CTS step: INPUT

- CTS Spec file:
- + Clock definiton, CTS exceptions
- + Skew group, Target skew
- + MCMM setup file

Note: Chiptop need spec file, IP:SDC (which create/define clock, false path/timing)

MCMM: mode/corner(MAX) -> scenarios

<sup>\*</sup> About mode/corner/scenarios, skew,... Please refer Synopsys book/website.

### 5.1 CTS step: INPUT

MCMM run at CTS step: LT/HT: low temperature/high temperature

```
# MAX HT
foreach c [list $corner1] {
                                                     ### Corner constraints; expand it as needed
   current corner $c
                                                     #SETUP
   set operating conditions -analysis type on chip variation
                                                     set corner1
                                                                                 "MAXHTSETUP" ; # name of corner1
   set_voltage
                                                                                             "" :# for corner1 specific SDC constraints
                                                     set corner constraints($corner1)
   set_temperature
   set process number 1
                                                                               ### define operation condition
                                                                               ### derate or OCV
                                                                               # MAX LT
                                                                               foreach c [list $corner1] {
                                                                                 current corner $c
current corner $corner1
                                                                                 set_operating_conditions -analysis_type on_chip variation
set timing derate -corner $corner1 -late -net delay 1.0
                                                                                 set voltage
set timing derate -corner $corner1 -early -net delay 1.0
                                                                                 set_temperature
set timing derate -corner $corner1 -late -cell delay 1.0
                                                                                         set process number
set timing derate -corner $corner1 -early -cell delay 1.0
                                                                               ###foreach c [list $corner1] {
### define voltage value
                                                                                   current corner $c
set operating conditions -analysis type on chip variation
                                                                                   set voltage
foreach in col scenario [get scenarios -corners [list $corner1]] {
                                                                                   set temperature
                                                                                                    170
 current scenario $scenario
                                                                                   set process number
 source -c -v $UPF SIDE MAX FILE
                                                                               ###}
```

### 5.1 CTS step: INPUT

```
CTS STEP: Design Initialization for Clock Synthesis
Information: CTS Exception cannot be applied with respect to generated clock: LB_DC_TCK_root2 and would be applied to its primary master clock. (UIC-084)
Information: CTS Exception cannot be applied with respect to generated clock: LB_DC_TT TR and would be applied to its primary master clock. (UIC-084)
Information: All clock objects will be converted from ideal to propagated clock during CTS. (CTS-105)
Information: CTS will work on the following scenarios. (CTS-101)
 CTS MAXLTSETUP
                     (Mode: CTS; Corner: MAXLTSETUP)
Information: CTS will work on the following clocks. (CTS-102)
 mosc40 oscout (Mode: CTS)
 mosc40 nfoosc (Mode: CTS)
 mosc40 oscout div50
                     (Mode: CTS)
 mosc40 nfoosc div50
                     (Mode: CTS)
 loco xring
              (Mode: CTS)
               (Mode: CTS)
 ioscmax
               (Mode: CTS)
 rngclk
 LB DC TT TR
              (Mode: CTS)
 LB_DC_TC_TR (Mode: CTS)
LB_DC_EDT_TR (Mode: CTS)
                                            To make sure the scenario, clock defition CTS working on,
 LB DC stgn0t0 (Mode: CTS)
 LB DC stgn0t1 (Mode: CTS)
 LB_DC_stgn1t0 (Mode: CTS)
                                            in log file at CTS STEP have information
 LB DC stgn2t0 (Mode: CTS)
 LB DC stgn3t0 (Mode: CTS)
 LB DC stgn4t0 (Mode: CTS)
 LB DC stgn4t1 (Mode: CTS)
 LB DC stgn5t0 (Mode: CTS)
 LB_DC_mtgn0t00
                      (Mode: CTS)
 LB_DC_mtgn0t10
                      (Mode: CTS)
 LB DC mtgn0t11
                      (Mode: CTS)
 LB DC mtgn0t12
                      (Mode: CTS)
 LB DC mtgn0t20
                      (Mode: CTS)
 LB DC mtgn0t30
                      (Mode: CTS)
 LB DC mtgn0t40
                      (Mode: CTS)
 LB DC mtgn0t50
                      (Mode: CTS)
 LB DC mtgn0t51
                      (Mode: CTS)
 LB_DC_mtgn0t52
                      (Mode: CTS)
 LB DC mtgn0t60
                      (Mode: CTS)
 LB_DC_mtgn0t61
                      (Mode: CTS)
 LB DC mtgn0t62
                      (Mode: CTS)
 LB DC mtgn0t70
                      (Mode: CTS)
 JTĀG NEXUS
              (Mode: CTS)
 pllclk800
              (Mode:
                     CTS)
 nclkout pl1800
                      (Mode: CTS)
 pllclk800 tbo0
                      (Mode: CTS)
 pllclk800 tbo0 div2
                      (Mode: CTS)
 pllclk800 tbo0 div4
                      (Mode: CTS)
```

### 5.1 CTS step: INPUT

- CTS Spec file:

Clock definition, CTS exceptions

- Clock definition: (clock structure: TCK, CPGM)
- CTS exceptions:
- + set\_clock\_balance\_points (false: ignore, true: stop (delay 0/ delay \$)).
- + set\_sense (restricts unateness propagating forward for pins with respect to the clock source = ignore).

### 5.1 CTS step: INPUT

- CTS Spec file:

Skew group, Target skew

```
create clock balance group -name CPGM all -objects { \
cgm clk̄ c ∖
cgm clk sbus \
cgm clk hbus \
cgm clk l sys \
cgm clk h \
cgm clk l \
cgm clk uhsb \
cgm clka mosc \
cgm_clka_hsosc \
                           ### CTS target skew and latency
cgm clka lsosc \
cgm clka ram mbist \
                          cgm clks mosc \
cgm_clks_lsosc \
cgm clks hsosc \
cgm clk T rhsif \
##cgm clk div2 sys \
report clock balance groups
```

### 5.1 CTS step: INPUT

CTS library cells (buffer/inverter) to balance/ fix Trans-Cap/ minimize skew.

```
set cts_buf_cells [get_lib_cells {
*/TSHBUFCLX20
 ##*/TSHBUFCLX120 */TSHBUFCLX100 */TSHBUFCLX80 */TSHBUFCLX60 */TSHBUFCLX40 */TSHBUFCLX30 */TSHBUFCLX20
set cts inv cells [get lib cells {
*/TSHINVCLX160 */TSHINVCLX120 */TSHINVCLX100 */TSHINVCLX80 */TSHINVCLX60 */TSHINVCLX40 */TSHINVCLX30 */TSHINVCLX20
set cts clock gating [get lib cells {
*/TSHGTDPX20 */TSHGTDPX40*/TSHGTDPX80 */TSHGTDSBX20 */TSHGTDSBX40 */TSHGTDSBX80 */TSHGTDX20 */TSHGTDX40 */TSHGTDX80 */TWHGTDZHSX20 */TWHGTDZHSX40 */TWHGTDZH
}]
set cts clock_logic [get lib_cells {
*/TSHXOR2CLX* */TSHXNOR2CLX* */TSHXNOR2CLX*
set_lib_cell_purpose -exclude cts [get_lib_cells */*]
set dont touch $cts buf cells false
set_dont_touch $cts_inv_cells false
set dont touch $cts clock gating false
set dont touch $cts clock logic false
set lib cell purpose -include cts $cts buf cells
set lib cell purpose -include cts $cts inv cells
set lib cell purpose -include cts $cts clock gating
set lib cell purpose -include cts $cts clock logic
```

### 5.1 CTS step: INPUT

- Useful skew:
- + Most timing violations are fixed by data path optimization. With useful skew, you fix timing violations by adjusting clock arrival times at registers or latches.

```
set clock balance points -delay -0.060 -consider for balancing true -balance points dbg0 dbgtop/C0ERAM wp/M00/ia 0 0/cgc cmem/i1/q reg/CLK
set clock balance points -delay -0.060 -consider for balancing true -balance points dbg0 dbgtop/COERAM wp/M00/ia 0 0/cgc cmem/i1/q reg/CLK
set clock balance points -delay -0.060 -consider for balancing true -balance points dbg0 dbgtop/C0ERAM wp/M00/ia 0 0/i0/i0/CLK
set clock balance points -delay -0.060 -consider for balancing true -balance points dbg0 dbgtop/C0ERAM wp/M00/ia 0 0/i0/i0/CLK
set clock balance points -delay -0.060 -consider for balancing true -balance points dbg0 dbgtop/C0ERAM wp/M00/ia 0 0/i0/i0/CLK
set clock balance points -delay -0.060 -consider for balancing true -balance points dbg0 dbgtop/C0ERAM wp/M00/ia 0 0/i0/i0/CLK
set_clock_balance_points -delay -0.060 -consider_for_balancing_true -balance_points dbg0_dbgtop/C0ERAM_wp/M00/ia_0_0/i0/obs_nma_reg/CLK
set clock balance points -delay -0.060 -consider for balancing true -balance points dbg0 dbgtop/C0ERAM wp/M00/ia 0 0/i0/obs bwn reg 8 /CLK
set_clock_balance_points -delay -0.060 -consider_for_balancing true -balance_points dbg0_dbgtop/COERAM_wp/M00/ia_0_0/i0/obs_bwn_reg_8_/CLK
set clock balance points -delay -0.060 -consider for balancing true -balance points dbg0 dbgtop/C0ERAM wp/M00/ia 0 0/i0/obs bwn reg 8 /CLK
set clock balance points -delay -0.060 -consider for balancing true -balance points dbg0 dbgtop/C0ERAM wp/M00/ia 0 0/i0/obs bwn reg 8 /CLK
set clock balance points -delay -0.060 -consider for balancing true -balance points dbg0 dbgtop/C0ERAM wp/M00/ia 0 0/i0/obs bwn reg 7 /CLK
set_clock_balance_points -delay -0.060 -consider_for_balancing true -balance_points dbg0_dbgtop/C0ERAM_wp/M00/ia_0_0/i0/obs_bwn_reg_7_/CLK
```

#### 5.1 CTS step: INPUT

**Setting clock tran/cap/fanout**: Adjust by sign-off. Can change but limit is depending on sign-off.

```
foreach_in_collection t [all_clocks] {
    set p [get_attr $t period]
    set name [get_attr $t full_name]

    set max_tran 0.2
    set max_cap 0.1
    puts "*** Setting tran/cap for clock: $name\($p\) with tran = $max_tran, cap = $max_cap"
    set_max_transition -clock_path $max_tran $t
    set_max_capacitance -clock_path $max_cap $t
}

#control netlength
set_app_option -name cts.common.max_net_length -value 400
#fanout
set_app_options -list {cts.common.max_fanout 32}
```

#### 5.1 CTS step: INPUT

Halo rules (cell spacing):

/design04/u2a8\_bed1\_vf/u2a8/data/u2a8/5\_layout/v100/Top/ICC2\_MASTER/300\_CMD\_icc2/RV28F\_clock\_spacing\_40 0MHz\_0.40ns\_0.18pF\_v7r0s0\_Pff\_add\_1129.tcl

```
Set_clock_cell spacing -x_spacing 1.325 -y_spacing 0.400 -lib_cell CLN28EFATHH */THHAND2CLX10
set clock cell spacing -x spacing 2.810 -y spacing 0.400 -lib cell CLN28EFATHH**/THHAND2CLX20
set clock cell spacing -x spacing 4.261 -y spacing 0.400 -lib cell CLN28EFATHH */THHAND2CLX30
set clock cell spacing -x spacing 5.713 -y spacing 0.400 -lib cell CLN28EFATHH */THHAND2CLX40
set_clock_cell_spacing -x_spacing 6.205 -y_spacing 0.400 -lib_cell_CLN28EFATHH */THHAND2CLX60
set_clock_cell_spacing -x_spacing 6.152 -y_spacing 0.400 -lib_cell_CLN28EFATHH_*/THHAND2CLX80
set_clock_cell_spacing -x_spacing 1.397 -y_spacing 0.400 -lib_cell_CLN28EFATHH_*/THHBUFCLX10
set_clock_cell_spacing -x_spacing 2.887 -y_spacing 0.400 -lib_cell CLN28EFATHH_*/THHBUFCLX20
set clock cell spacing -x spacing 4.339 -y spacing 0.400 -lib cell CLN28EFATHH */THHBUFCLX30
set_clock_cell_spacing -x_spacing 5.809 -y_spacing 0.400 -lib_cell CLN28EFATHH */THHBUFCLX40
set clock cell spacing -x spacing 5.971 -y spacing 0.400 -lib cell CLN28EFATHH */THHBUFCLX50
set_clock_cell_spacing_.x_spacing_6.335_.y_spacing_0.400_.lib_cell_CLN28EFATHH_*/THHBUFCLX60
set_clock_cell_spacing_-x_spacing_6.286_-y_spacing_0.400_-lib_cell_CLN28EFATHH_*/THHBUFCLX70
set_clock_cell_spacing -x_spacing 6.256 -y_spacing 0.400 -lib_cell CLN28EFATHH_*/THHBUFCLX80
set_clock_cell_spacing -x_spacing 6.163 -y_spacing 0.400 -lib_cell CLN28EFATHH_*/THHBUFCLX100
set_clock_cell_spacing -x_spacing 6.076 -y_spacing 0.400 -lib_cell CLN28EFATHH_*/THHBUFCLX120
set clock cell spacing -x spacing 5.968 -y spacing 0.400 -lib cell CLN28EFATHH */THHBUFCLX140
set_clock_cell_spacing -x_spacing 5.891 -y_spacing 0.400 -lib_cell_CLN28EFATHH_*/THHBUFCLX160
set clock cell spacing -x spacing 5.885 -y spacing 0.400 -lib cell CLN28EFATHH */THHBUFCLX180
set_clock_cell_spacing -x_spacing 5.830 -y_spacing 0.400 -lib_cell_CLN28EFATHH */THHBUFCLX200
set clock cell spacing -x spacing 5.666 -y spacing 0.400 -lib cell CLN28EFATHH */THHBUFCLX240
set_clock_cell_spacing -x_spacing 5.349 -y_spacing 0.400 -lib_cell_CLN28EFATHH */THHBUFCLX320
```

HALO is applied to prevent the EM (Electro-Migration) which affect the working time of chip => must have no violation HALO rules.

There're 2 rules for clock (400Mhz & 800Mhz (a private rules for CPGM)).

#### 5.1 CTS step: INPUT

**NDR** 

```
set_clock_routing_rules -rule clock_SP -net_type root
                                                                               -min routing layer M6 -max routing layer M7
set_clock_routing_rules -rule clock_SP -net_type internal -min_routing_layer M6 -max_routing_layer M7 set_clock_routing_rules -default_rule -net_type sink -min_routing_layer M2 -max_routing_layer M5
                                                                                                          - o ×
 ■日 | ∠・★・米 | 糸・久・| みふ | ウェヴェ | 0 | () 木田 4 年下 | 南・品・ビ・西・ ● 田 15 名称・
 Click objects or drag a box to select (Hold Ctrl to add, Shift to remove
                                                                                      No Grid XY 738.345, -2110.355 

Net: 33127
```

#### 5.1 CTS step: INPUT

set\_clock\_routing\_rules: Specifies routing rules used in clock tree synthesis.

net\_type:

+sink: the nets that connect to one or more clock leaf pins

+root: the nets that are driven by the clock source. When synthesis inserts buffers, this type applies to the buffer chain before branching out.

+internal: the rest of the nets in the clock tree.

#### 5.1 CTS step: INPUT

To check NDR/HALO rules are applied yet, please read log file at CTS STEP:

```
INFU: auto-mv setup started
CTS NDR rule list:
  Design Base; Net Type: sink;
                                   Rule: default rule; Min Layer: M2; Max Layer: M5
  Design Base; Net Type: internal; Rule: clock SP; Min Layer: M6; Max Layer: M7
  Design Base; Net Type: root:
                                  Rule: clock SP; Min Layer: M6; Max Layer: M7
Clock cell spacing rule list:
  Libcell: CLN28EFATWH_9lm4X2Y2RRDL/TWHGTDZHSX20; Spacing X 2.207000 ; Spacing Y 0.400000
  Libcell: CLN28EFATWH 9lm4X2Y2RRDL/TWHGTDZHSX40; Spacing X 5.115000; Spacing Y 0.400000
  Libcell: CLN28EFATWH 9lm4X2Y2RRDL/TWHGTDZHSX80; Spacing X 5.587000 ; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHAN21ZHX10; Spacing X 1.669000 ; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHAN21ZHX20; Spacing X 3.405000; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHAN21ZRHX20; Spacing X 3.405000 ; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHAN22ZHX20; Spacing X 3.405000; Spacing Y 0.400000;
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHAN31X20; Spacing X 3.405000; Spacing Y 0.400000;
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHAN31ZHX20; Spacing X 3.405000; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHAND2CLX10; Spacing X 1.592000 ; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHAND2CLX20; Spacing X 3.321000 ; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHAND2CLX30; Spacing X 5.019000 ; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHAND2CLX40; Spacing X 6.393000; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHAND2CLX60; Spacing X 6.278000 ; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHAND2CLX80; Spacing X 6.222000 ; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHAND2FX20; Spacing X 3.405000 ; Spacing Y 0.400000 ;
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHAND2X20; Spacing X 3.405000 ; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHA021ZFX80; Spacing X 6.341000; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHAO31X20; Spacing X 3.405000 ; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHBUFCLX10; Spacing X 1.669000; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHBUFCLX100; Spacing X 6.275000 ; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHBUFCLX120; Spacing X 6.186000; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHBUFCLX140; Spacing X 6.104000; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHBUFCLX160; Spacing X 6.029000; Spacing Y 0.400000
  Libcell: CLN28EFATSH_9lm4X2Y2RRDL/TSHBUFCLX180; Spacing X 6.060000; Spacing Y 0.400000
  Libcell: CLN28EFATSH_9lm4X2Y2RRDL/TSHBUFCLX20; Spacing X 3.405000 ; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHBUFCLX200; Spacing X 6.001000 ; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHBUFCLX240; Spacing X 5.862000; Spacing Y 0.400000
  Libcell: CLN28EFATSH_9lm4X2Y2RRDL/TSHBUFCLX30; Spacing X 5.108000 ; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHBUFCLX320; Spacing X 5.615000; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHBUFCLX40; Spacing X 6.466000; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHBUFCLX50; Spacing X 6.441000; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHBUFCLX60; Spacing X 6.417000; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHBUFCLX70; Spacing X 6.371000; Spacing Y 0.400000
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHBUFCLX80; Spacing X 6.341000; Spacing Y 0.400000;
  Libcell: CLN28EFATSH 9lm4X2Y2RRDL/TSHBUFFX20; Spacing X 3.405000; Spacing Y 0.400000;
  ... (more spacing rules)
```

#### 5.2 CTS step: CTS execute

Clock tree synthesize: Builds and optimizes clock trees based on the clock definition.

Balance clock groups: Execute clock balance action among the clock balance groups which are defined by create\_clock\_balance\_groups.

Route group: Route a specified group of nets.

Postroute: Runs post-route clock tree optimization. This option should be used after clock tree is synthesized and routed.

#### 5.2 CTS step: CTS execute

Clock tree synthesize: Builds and optimizes clock trees based on the clock definition.

-clocks: Specifies the clocks to compile. Without this option the command synthesizes all currently defined clocks in all active modes.

-propagate\_only: Propagates all clocks in all active scenarios. This option should be used when more modes/scenarios are activated after CTS is done. It does not synthesize the clocks but only propagates the clocks.

-postroute: Runs post-route clock tree optimization. This option should be used after clock tree is synthesized and routed.

#### 5.2 CTS step: CTS execute

Clock tree synthesize: This command synthesizes clock trees and updates the design database with the compiled clock trees. The command will work on clocks in active scenarios. It will have clocks balanced if either setup or hold analysis is active. It will fix the transition violations on clock pins if max\_transition analysis is active, and fix the capacitance violation on clock nets if max\_capacitance analysis is active. At the end of this command it will invoke mark\_clock\_trees to mark clock synthesized attributes on clock objects.

The log file performs those CTS STEP which are derived from cmd: synthesizes\_clock\_tree:

Command: synthesize\_clock\_trees -postroute

- Design Initialization for Post-Route
- Clock Tree Initialization
- Post-Route Clock Tree Optimization

Command: synthesizes\_clock\_trees

- Design Initialization for Clock Synthesis
- Existing Clock Tree Removal
- Clock Tree Initialization
- Gate-By-Gate Clock Tree Synthesis
- Latency Bottleneck Analysis
- DRC Fixing Beyond Exceptions
- Clock Net Global Routing
- Pre-Optimization DRC Fixing
- Skew Latency Optimization and Area Recovery
- Post-Optimization DRC Fixing
- Postlude
- Summary report

\*For more detail, please investigate yourself

#### 5.2 CTS step: CTS execute

mark\_clock\_trees: This command marks clock attributes on clock objects to prevent the subsequent optimization programs to modify the built clock trees.

- -clocks: Marks only the clock trees specified in clock\_list
- -synthesized: Marks clock synthesized attributes on clock objects, including cells and nets in the clock trees. On clock nets the net\_type attribute updated as clock. The dont\_touch attribute for CTS reason is also marked on clock nets. On clock network cells physical\_status attribute set as application fixed. On sinks cts\_size\_in\_place attribute set to true. This option cannot be used together with -dont\_touch and -routing\_rules.
- -dont\_touch: Sets dont\_touch attribute on clock objects, including cells and nets in the clock trees. This option cannot be used together with -synthesized and -routing\_rules.
- -fix\_sinks: Marks clock sink as fixed placement in order to avoid subsequent commands sizing or moving them.

#### 5.2 CTS step: CTS execute

Balance clock groups: This command will balance clocks insertion delay for all clock balance groups created by create\_clock\_balance\_group.

The log file performs those CTS STEP which are derived from cmd: balance\_clock\_groups:

Command: balance\_clock\_groups

- Design Initialization for Clock Balance
- Inter-Clock Balance
- Postlude

create\_clock\_balance\_group: create a clock balance group in which all clocks have related timing together.

#### 5.2 CTS step: CTS execute

Route group: Route a specified group of nets.

-all\_clock\_nets: routes all clock nets.

-reuse\_existing\_global\_route: Controls whether the tool performs incremental global routing. If you *specify* - reuse\_existing\_global\_route true, the global router considers and reuses the existing global routes. By the default, it's false.

-route\_nondefault\_nets\_first: Specifies whether to route the nets with nondefault routing rules before the nets that use the default routing rule. When true, the tool performs global routing and track assignment first on nets with nondefault routing rules, and then on nets that use the default routing rule. By the default, it's false.

#### 5.2 CTS step: CTS execute

You can read log file to understand clearly what CTS does by search keyword: CTS STEP

This is an example about CTS STEP which show the delay jump can help to debug if have any latency strange.

| THE THE TE                                                              |             | MM CE - MY - MM CE | LIVER LIES |       | 77 W.                                                                    |  |  |
|-------------------------------------------------------------------------|-------------|--------------------|------------|-------|--------------------------------------------------------------------------------------------------------------|--|--|
| **************************************                                  |             |                    |            |       |                                                                                                              |  |  |
| * CTS STEP: Latency Bottleneck Analysis                                 |             |                    |            |       |                                                                                                              |  |  |
| *************************                                               |             |                    |            |       |                                                                                                              |  |  |
| * PD jump Gates (sorted by PD jump): Largest latency jumps (> 0.500000) |             |                    |            |       |                                                                                                              |  |  |
| J                                                                       |             |                    |            |       |                                                                                                              |  |  |
| Clock Phase                                                             | PD Jum      | p Buf/inv          | Sinks      | Gates | From Pin To Pin                                                                                              |  |  |
| Root Delay                                                              | ,           |                    |            |       |                                                                                                              |  |  |
|                                                                         |             |                    |            |       |                                                                                                              |  |  |
| AC_ETNB0_AVB_RX_CLK                                                     |             |                    | 4          | 1     | iso0_eth/eth0/pif/clkrst/clock_mux_3/U1/mux2_0/Y iso0_eth/eth0/pif/clkrst/micg_gate                          |  |  |
| AC_ETNB0_AVB_TX_CLK                                                     |             |                    | 0          | 2     | isoO_eth/rmiicO/clksel/mmux_gate_1/mux2_0/Y isoO_eth/ethO/pif/clkrst/clock_mux_5/U1,                         |  |  |
| AC_ETNB0_AVB_TX_CLK                                                     |             |                    | 0          | 3     | isoO_eth/ethO/pif/clkrst/clock_mux_5/U17mux2_0/Y isoO_eth/ethO/pif/clkrst/clock_mux_                         |  |  |
| AC_SFMAO_PAD_0 1.01                                                     |             |                    | 2          | 9     | <pre>iso0_sfma/spi_core/spibc_spict\(\tau\)/ECO_sfma_branch_point\(\tau\)AC_inst/Y iso0_sfma/spi_core/</pre> |  |  |
| AC_clk_extfxr_S 4.1                                                     |             |                    | 0          | 1     | io_top/iso0_iotop/iso_scaap_e1/uECOB_AC_Iso_Buffer_P10_6_DINS_/Y io_top/iso0_iotop/:                         |  |  |
| AC_clk_extfxr_S 1.8                                                     |             |                    | 0          | 1     | isoO_pfctop/porttop/pcm10/MODAMG_P10_6_CTCLKIN_BUFT/U4/YB isoO_flxtop/flx0/ip/produ                          |  |  |
| AC_mspi_10_sck_gen_                                                     | 1_0 3.0937  | 2.8839 40          | 0          | 1     | io_top/iso0_iotop/iso_scaap_e0/scaap_bs_BSR0025_G/G4/Y io_top/iso0_iotop/iso_scaap_e                         |  |  |
| AC_mspi_10_sck_gen_                                                     | 3_1 0.8209  | 0.7260 10          | 0          | 1     | <pre>io_top/iso0_iotop/iso_scaap_e1/scaap_bs_BSR0067_G/G4/Y io_top/iso0_iotop/iso_scaap_e</pre>              |  |  |
| AC_mspi_10_sck_in_3                                                     | _1_S 1.5839 |                    | 0          | 1     | io_top/iso0_iotop/iso_scaap_e1/uECOB_AC_iso_Buffer_P22_4_DINS_/Y io_top/iso0_iotop/:                         |  |  |
| DCDCCKDTV8_AW0_3.32                                                     |             | _                  | 0          | 1     | systop/dcdc_top/Diode_buf_cell_156/Y_systop/dcdc_top/dcdc_awo/CKDIV8_V11_scanmsk_MU/                         |  |  |
| GTMECLKO 4.520                                                          |             |                    | 0          | 1     | iso0_pfctop/porttop/pcm17/PINMLT_P17_4_NML/U4/YB iso0_pfctop/porttop/pcm17/PINMLT_P:                         |  |  |
| GTMECLK1 2.086                                                          |             |                    | 0          | 1     | iso0_pfctop/porttop/pcm17/PINMLT_P17_5_NML/U3/YB iso0_pfctop/porttop/pcm17/PINMLT_P1                         |  |  |
| GTMECLK2 1.562                                                          |             |                    | 0          | 1     | io_top/iso0_iotop/iso_scaap_e1_PI7_6/scaap_bs_BSR0175_G/G4/Y io_top/iso0_iotop/iso_                          |  |  |
| LB_AC_mtgn0t11 1.83                                                     | 00 1.2954   |                    | 5078       | 1530  | systop/SYSCTL/sysvdd/cggtop/gck0a_3/gck/GCLK pfsstop/PFSS/CLWrapCL0/G4MHPE_PE0/L1RAI                         |  |  |
| LB_AC_mtgn0t11 1.27                                                     |             |                    | 897        | 3773  | pfsstop/PFSS/PFSS_SYSTEM/PFSS_SYSTEM_CTRL/DBGSS_CLK_CTRL/micg_gate_0/gck/GCLK pfssto                         |  |  |
| LB_AC_mtgn0t11 1.26                                                     |             |                    | 68         | 3085  | pfsstop/PFSS/CLWrapCL0/G4MHPE_PE1/PECORE/sys_clk_FUSA_IN_PORT_BUF/Y pfsstop/PFSS/CLN                         |  |  |
| LB_AC_mtgn0t11 0.80                                                     |             |                    | 653        | 170   | iso0_memtop/fsy0/flbss0_flbss/flbss_cgc/cgc1/gck/GCLK iso0_memtop/fsy0/flbss0_flbss,                         |  |  |
| LB_AC_mtgn0t11 0.61                                                     |             |                    | 0          | 1     | systop/sysglue_isovdd/isengen_FBIST_ISO_1_616/sengen_and_clk_scan_cgc/Y systop/sysg                          |  |  |
| LB_AC_mtgn0t11 1.27                                                     |             |                    | 177        | 3217  | pfsstop/PFSS/CLWrapCL0/G4MHPE_PE1/PECHKWP/sys_clk_c_FUSA_IN_PORT_BUF/Y pfsstop/PFSS,                         |  |  |
| LB_AC_mtgn0t11 0.89                                                     |             |                    | 946        | 853   | pfsstop/PFSS/PFSS_SYSTEM/PFSS_SYSTEM_CTRL/system_pe_PE1m/micg_gate_1/micg_gate_0/gcl                         |  |  |
| LB_AC_mtgn0t30 1.64                                                     |             |                    | 8794       | 27    | systop/SYSCTL/sysvdd/cggtop/gcklb_1/gck/GCLK iso0_eth/mmux_gate_01/mux2_0/D1                                 |  |  |
| LB_AC_mtgn0t30 1.60                                                     |             |                    | 0          | 1     | systop/SYSCTL/sysvdd/cggtop/gck1b_5/gck/GCLK dbg0_dbgtop/u_ECOB_CTS_C0ERAM_clk_mbist                         |  |  |
| LB_AC_mtgn0t30 1.60                                                     |             |                    | 116        | 31    | systop/MSTBY_CG_ISO/gck_068/gck/GCLK iso0_flxtop/flx0/ip/product_if/clock_cntrl/mic(                         |  |  |
| LB_AC_mtgn0t30 1.22                                                     |             |                    | 4021       | 1280  | systop/sysglue_isovdd/clk_hbus_buff/buf_0/Y pfssglue/clk_gate_lockn_reg_latch/CLK                            |  |  |
| LB_AC_mtgn0t30 1.35                                                     |             |                    | 5273       | 11190 | systop/sysglue_isovdd/clk_hbus_m_buff/buf_0/Y pfsstop/PFSS/DTS_TOP/RH85G2DTS/clk_FU!                         |  |  |

#### 5.2 CTS step: CTS execute

#### From Atom:

```
#from ATOM
synthesize clock trees -clocks [remove from collection [all clocks] [get clocks {LB DC TCK* TCK* cgm clk postck cgm clk* cgmawo cgm clka hsosc 10m awo}]]
cts qor check ${REPORTS DIR} ${CLOCK OPT CTS BLOCK NAME} after synthesis atom
save block -as synthesis atom
remove clock balance groups -all
create clock balance group -name ATOM all -objects [get object name [remove from collection [get clocks {LB DC TC * LB DC EDT* LB DC TT* LB DC s* LB DC m* }] [get clocks {LB DC mtgn0t00 }]]]
balance clock groups
cts qor check ${REPORTS DIR} ${CLOCK OPT CTS BLOCK NAME} after balance atom
save block -as balance atom
mark clock trees -synthesized -fix sinks -clocks [remove from collection [all clocks] [get clocks {LB DC TCK* TCK* cgm clk postck cgm clk* cgmawo cgm clka hsosc 10m awo}]]
mark_clock_trees -dont_touch -fix_sinks -clocks [remove_from_collection [all_clocks] [get_clocks {LB_DC_TCK* TCK* cgm_clk* cgm_cl
set dont touch network -clock only [get pins {systop/SYSCTL/sysvdd/atom/MASTERTGN INST/tt ckgt gt tt cl aocd00 SO/Y}]
set dont touch network -clock only [get pins {systop/SYSCTL/sysvdd/atom/MASTERTGN INST/gt tc cl aocd00 50/Y}]
set dont touch network -clock only [get pins {systop/SYSCTL/sysvdd/atom/MASTERTGN INST/gt ed t c aocd00 SO/Y}]
set dont touch network -clock only [get pins { systop/SYSCTL/sysvdd/atom/stgn0 inst/t0 ckgt gtx ck tx SO/Y}]
set_dont_touch_network -clock_only [get_pins { systop/SYSCTL/sysvdd/atom/stgn0_inst/t1_ckgt_gtx_ck_tx_SO/Y}]
set dont touch network -clock only [get pins { systop/SYSCTL/sysvdd/atom/stgnl inst/t0 ckgt gtx ck tx SO/Y}]
set dont touch network -clock only [get pins { systop/SYSCTL/sysvdd/atom/stgn2_inst/t0_ckgt_gtx_ck_tx_SO/Y}]
set dont touch network -clock only [get pins { systop/SYSCTL/sysvdd/atom/stgn3_inst/t0_ckgt_gtx_ck_tx_SO/Y}]
set dont touch network -clock only [get pins { systop/SYSCTL/sysvdd/atom/stgn4_inst/t0_ckgt_gtx_ck_tx_SO/Y}]
set dont touch network -clock only [get pins { systop/SYSCTL/sysvdd/atom/stgn4 inst/t1 ckgt gtx ck tx SO/Y}]
set dont touch network -clock only [get pins { systop/SYSCTL/sysvdd/atom/stgn5 inst/t0 ckgt gtx ck tx S0/Y}]
set dont touch network -clock only [get pins { systop/SYSCTL/sysvdd/atom/mtgn0_inst/t0_0 ckgt gtx ck tx S0/Y}]
set_dont_touch_network -clock_only [get_pins { systop/SYSCTL/sysvdd/atom/mtgn0_inst/t1_0_ckgt_gtx_ck_tx_S0/Y}]
set dont touch network -clock only [get pins { systop/SYSCTL/sysvdd/atom/mtqn0 inst/t1 1 ckgt qtx ck tx S0/Y}]
set dont touch network -clock only [get pins { systop/SYSCTL/sysvdd/atom/mtgn0 inst/t1 2 ckgt gtx ck tx 50/Y}]
set dont touch network -clock only [get pins { systop/SYSCTL/sysvdd/atom/mtgn0 inst/t2 0 ckgt gtx ck tx S0/Y}]
set dont touch network -clock only [get pins { systop/SYSCTL/sysvdd/atom/mtgn0 inst/t3 0 ckgt gtx ck tx S0/Y}]
set dont touch network -clock only [get pins { systop/SYSCTL/sysvdd/atom/mtgn0_inst/t4_0_ckgt_gtx_ck_tx_SO/Yi]
set dont touch network -clock only [get pins { systop/SYSCTL/sysvdd/atom/mtgn0_inst/t5_0_ckgt_gtx_ck_tx_S0/Y}]
set_dont_touch_network -clock_only [get_pins { systop/SYSCTL/sysvdd/atom/mtgn0_inst/t5_1_ckgt_gtx_ck_tx_S0/Y}] set_dont_touch_network -clock_only [get_pins { systop/SYSCTL/sysvdd/atom/mtgn0_inst/t5_2_ckgt_gtx_ck_tx_S0/Y}]
set dont touch network -clock only [get pins { systop/SYSCTL/sysvdd/atom/mtgn0 inst/t6 0 ckgt gtx ck tx S0/Y}]
set dont touch network -clock only [get pins { systop/SYSCTL/sysvdd/atom/mtgn0_inst/t6_1_ckgt_gtx_ck_tx_S0/Y}]
set dont touch network -clock only [get pins { systop/SYSCTL/sysvdd/atom/mtgn0_inst/t6_2_ckgt_gtx_ck_tx_S0/Y}]
set dont touch network -clock only [get pins { systop/SYSCTL/sysvdd/atom/mtgn0 inst/t7 0 ckgt gtx ck tx SO/Y}]
```

#### 5.2 CTS step: CTS execute

#### From root

```
#synthesize clock trees
synthesize clock trees -clocks [get clocks {LB DC TCK* TCK* cgm clk postck cgm clk* cgmawo cgm clka hsosc 10m awo}]
cts qor check ${REPORTS DIR} ${CLOCK OPT CTS BLOCK NAME} after synthesis
save block -as synthesis
remove clock balance groups -all
source -e -v -c ./CTS env u2a6 cpgm all/balance group.tcl
balance clock groups
cts qor check ${REPORTS DIR} ${CLOCK OPT CTS BLOCK NAME} after balance
save block -as balance
route group -all clock nets -reuse existing global route true -route nondefault nets first true
cts gor check ${REPORTS DIR} ${CLOCK OPT CTS BLOCK NAME} after routegroup
save block -as routegroup
#ccs
set app options -list {time.enable ccs rcv cap true}
set app options -list {time.delay calc waveform analysis mode full design}
synthesize clock trees -postroute
cts qor check ${REPORTS DIR} ${CLOCK OPT CTS BLOCK NAME} after routed
save block -as routed
synthesize clock trees -postroute
cts qor check ${REPORTS DIR} ${CLOCK OPT CTS BLOCK NAME} after routed2
save block -as routed2
```

#### 5.3 CTS step: Quality checks & debug

There are following quality checks for the CTS:

- + Trans/cap (DRC), Vth clock (Type cells), no noise/xtalk, no HALO violation.
- + All constraint, NDR, Halo,... are applied.
- + Timing quality possible to continue fixing at PostCTS.
- + Check from file RPT to get WNS, TNS, detail path (make sure timing quality is achived)

**Note**: After CTS job's done, check reports latency and skew of design. If the results is not good (refer the old project to determine the target), check logs file and structure of the clock which cause large skew to find the reasons (large latency/skew affect timings).

#### 5.3 CTS step: Quality checks & debug

At synthesize 2 step, we need check reports **latency/skew** as this process:



Find the reasons => solve/improve => execute job again

#### 5.3 CTS step: Quality checks & debug

The violation timing maybe come from below reason:

- Clock skew propagated: check clock skew at reports latency/skew and find the reason why it large because skew from CTS ~ skew timing.
- Big delay cells: why cells had the big delay (fanout, placement, drive-ability,...).
- Zigzag/detour: check placement why it make zigzag/detour (cell fixed not right, intention from AC/CTS/PnR team,...).
- T.B.D

### 5.3 CTS step: Quality checks & debug

#### Latency/skew from ATOM after synthesize:

|                                   |         |         |       |       |          |           |         | ======= |       |         |
|-----------------------------------|---------|---------|-------|-------|----------|-----------|---------|---------|-------|---------|
| Clock /                           | Attrs   | Sinks L | evels |       | Clock    | Clock     | Max     | Global  |       | Cap DRC |
| Skew Group                        |         |         |       | -     | Repeater |           | Latency | Skew    | Count | Count   |
|                                   |         |         |       | Count | Area     | Area      |         |         |       |         |
| ### Mode: CTS, Scenario: CTS MAXH | ITSETUP |         |       |       |          |           |         |         |       |         |
| TCK S                             | M, D    | 1060540 | 90    | 45287 | 61151.33 | 192556.42 | 2.30    | 2.19    | 9     | 10      |
| LB DC TCK root1                   | G       | 1060540 | 81    | 45287 | 61151.33 | 192546.23 | 2.30    | 2.42    | 9     | 10      |
| LB DC TCK root2                   | G       | 1058081 | 80    | 45177 | 60998.79 | 181920.36 | 2.30    | 2.34    | 9     | 10      |
| LB_DC_TCK                         | G       | 1054993 | 75    | 45005 | 60766.16 | 191780.14 | 2.30    | 2.36    | 9     | 9       |
| LB DC mtgn0t11                    | G       | 427576  | 47    | 15804 | 23756.43 | 65027.31  | 2.21    | 0.18    | 0     | 3       |
| LB DC mtgn0t30                    | G       | 187168  | 34    | 6672  | 9101.34  | 35513.18  | 1.85    | 0.13    | 1     | 0       |
| LB DC mtgn0t50                    | G       | 166862  | 65    | 7164  | 9468.82  | 38389.44  | 1.72    | 0.13    | 1     | 1       |
| LB DC mtgn0t60                    | G       | 91049   | 36    | 3391  | 4518.53  | 26211.90  | 2.11    | 0.19    | 0     | 3       |
| LB DC mtgn0t40                    | G       | 67048   | 36    | 3062  | 4324.66  | 10826.37  | 1.97    | 0.12    | 0     | 0       |
| LB DC TT TR                       | G       | 63286   | 39    | 5420  | 5475.01  | 7228.93   | 2.11    | 0.21    | 3     | 2       |
| LB DC EDT TR                      | G       | 14235   | 23    | 729   | 893.31   | 898.69    | 1.37    | 0.07    | 1     | 1       |
| LB DC stgn0t0                     | G       | 12802   | 34    | 940   | 1208.26  | 2898.78   | 1.84    | 0.14    | 0     | 0       |
| LB DC cgg mosc40 div4             | G       | 10323   | 25    | 413   | 581.17   | 2027.09   | 1.37    | 0.11    | 0     | 0       |
| LB_DC_cgg_mosc40_div2             | G       | 5254    | 25    | 284   | 393.34   | 1026.37   | 1.34    | 0.07    | 0     | 0       |
| LB_DC_cgg_mosc40_div8             | G       | 5069    | 14    | 127   | 188.27   | 1001.17   | 1.01    | 0.11    | 0     | 0       |
| LB_DC_mtgn0t61                    | G       | 9664    | 29    | 491   | 568.51   | 1946.67   | 1.60    | 0.17    | 1     | 1       |
| LB DC stgn1t0                     | G       | 9251    | 15    | 384   | 431.98   | 1979.04   | 0.76    | 0.06    | 0     | 0       |
| LB_DC_TC_TR                       | G       | 9143    | 23    | 688   | 875.28   | 942.48    | 1.20    | 0.11    | 0     | 0       |
| LB_DC_mtgn0t20                    | G       | 8366    | 40    | 680   | 908.10   | 2198.56   | 2.30    | 0.21    | 0     | 0       |
| LB_DC_mtgn0t70                    | G       | 7894    | 17    | 519   | 764.51   | 1185.18   | 0.90    | 0.11    | 1     | 0       |
| LB_DC_stgn0t1                     | G       | 5255    | 26    | 296   | 398.72   | 1037.68   | 1.38    | 0.07    | 0     | 0       |
| LB_DC_stgn4t0                     | G       | 4513    | 33    | 321   | 425.26   | 546.90    | 2.08    | 0.18    | 0     | 0       |
| LB_DC_stgn4t1                     | G       | 2182    | 21    | 199   | 215.26   | 324.91    | 1.24    | 0.18    | 1     | 0       |
| LB_DC_stgn3t0                     | G       | 2173    | 34    | 197   | 173.38   | 502.43    | 1.54    | 0.15    | 1     | 1       |
| LB_DC_mtgn0t62                    | G       | 2150    | 31    | 268   | 298.70   | 515.76    | 1.74    | 0.05    | 0     | 0       |
| LB_DC_mtgn0t52                    | G       | 1122    | 34    | 430   | 522.26   | 680.51    | 1.84    | 0.07    | 0     | 0       |
| LB_DC_stgn5t0                     | G       | 190     | 17    | 87    | 69.89    | 116.26    | 0.90    | 0.02    | 0     | 0       |
| LB_DC_mtgn0t00                    | G       | 47      | 4     | 1     | 1.79     | 9.52      | 0.20    | 0.03    | 0     | 0       |
| LB_DC_stgn2t0                     | G       | 45      | 6     | 10    | 13.78    | 19.60     | 0.36    | 0.02    | 0     | 0       |
| LB_DC_mtgn0t12                    | G       | 5       | 7     | 1     | 1.79     | 12.10     | 0.40    | 0.04    | 0     | 0       |
| LB_DC_mtgn0t51                    | G       | 1       | 3     | 126   | 186.48   | 1001.50   | 0.11    | 0.00    | 0     | 0       |
| LB DC mtgn0t10                    | G       | 0       | 0     | 0     | 0.00     | 3.81      |         |         | 0     | 0       |

Confirm the largest latency/skew in the report and cases relative. Why is it largest, is it detour/zigzag? You can see the longest path (which maybe the path is shown in the report latency or log file or you need trace in schematic).

#### 5.3 CTS step: Quality checks & debug

The report latency will shown you the longest and smallest path, you can depend on it and trace in schematic to see if it's detour or zigzag. (imported path pins or trace manual).

- S pfsstop/C3RAMM/C3RMMEM\_W2/SRAM/L2CRAM\_RS\_32KB\_LL\_nomux/ia\_0\_0/i0/awo\_SRAM/i0/CLK 2.09 r 2.09 r -0.08 -0.08
  S pfsstop/PFSS/SAXI\_Wrap/uabsdaxi3ic\_saxiic\_p2f2eva1/core/axi3divrs\_sdmac1/uW/ptr\_reg\_1\_/CLK 2.09 r 2.09 r -S pfsstop/PFSS/SAXI\_Wrap/uabsdaxi3ic\_saxiic\_p2f2eva1/core/axi3divrs\_sdmac1/uW/ptr\_reg\_0\_/CLK 2.09 r 2.09 r --
- 6
   dbg0\_dbgtop/C0ERAM\_wp/M10/ib\_0\_6/i0/obs\_enbl\_reg/CLK
   2.09 r
   2.09 r
   -0.08

   6
   dbg0\_dbgtop/C0ERAM\_wp/M10/ib\_0\_4/i0/obs\_enbl\_reg/CLK
   2.09 r
   2.09 r
   -0.08

There is a path called bottleneck (which is the root cause the large latency), tool will try to balance all sink but this path cause stack. It's *maybe* not the longest path is shown in the report, because tool will increase max size of cells in this clock path to decrease delay. We need to confirm this.

#### 5.3 CTS step: Quality checks & debug

You could find the longest path in the log file, which is:

```
* CTS STEP: Latency Bottleneck Analysis
* PD jump Gates (sorted by PD jump): Largest latency jumps (> 0.500000)
Clock
                       PD Jump Buf/inv Sinks
                                                               From Pin To Pin
             Delay
io top/iso0 iotop/iso scaap e2 P24 10/scaap bs BSR0386 G/G4/D0
AC mspi 20 sck gen 1 2 0.8279 0.8279 16
                                                              io top/iso0 iotop/iso scaap e1/scaap tk edt channels out 7 G/Y io top/iso0 iotop/io e1vcc/IO P10 3/DOUT
AC mspi 40 sck in 1 3b 1.1393 0.6540 12
                                                               io top/iso0 iotop/iso scaap e0/scaap esd P4 9 LVDS I COUTLV ESD G/Y iso0 pfctop/glue lvds/U5/A
DCDCCKDIV8 AWO 1.0802 1.0802
                                                               io top/iso0 iotop/iso scaap e1 P10 8/scaap tk edt channels out 11 G/Y io top/iso0 iotop/io e1vcc/IO P10 8/P2BR0XRRFHLLY R0/DOUT
                                                              systop/dcdc top/Diode buf cell 156/Y systop/dcdc_top/dcdc_awo/U22/B
DCDCCKDIV8 AWO 3.0522 0.5758 4
                                                               io top/iso0 iotop/iso scaap e1 P17 6/scaap bs BSR0175 G/G4/Y io top/iso0 iotop/io e1vcc/IO P17 6/P2BR0XRRFHLLY R0/DOUT
             1.0675 1.0675 20
LB AC mtgn0t11 2.2946 1.1450
                                                               systop/sysglue isovdd/clk cpu buff/buf 0/Y
pfsstop/PFSS/PFSS SYSTEM/PFSS SYSTEM CTRL/system pe PE1m/micg gate 0/micg gate 0/gck/CLK
LB AC mtgn0t11 0.9107 0.5838
                                                               pfsstop/PFSS/PFSS SYSTEM/PFSS SYSTEM CTRL/DBGSS CLK CTRL/micg gate 0/gck/GCLK
pfsstop/PFSS/Debug Wrap/debugss/TCU LTB/BUF IN/clock gate ild reg 19/
                                                               iso0 memtop/fsy0/flbss0 flbss/flbss cgc/cgc1/gck/GCLK
LB AC mtgn0t11 0.9468 0.5800
iso0 memtop/fsy0/flbss0 flbss/rbist fli/br 1 inst bridge/inst bridge u/clk gate misr data ff
LB AC mtgn0t20 2.2689 0.6627
                                                               systop/SYSCTL/sysvdd/cggtop/gckla 0/gck/GCLK systop/sysglue isovdd/clk sbus buff/buf 0/A
```

After synthesize clock tree, you can find the large jump at CTS STEP: Latency Bottleneck Analysis to trace in schematic to find the reason (why phase delay jump large? Why tool insert more repeater at this path?).

#### 5.3 CTS step: Quality checks & debug



You can trace in schematic and see the path in layout, this longest path made latency is large, so we need consider to guide buffer to decrease the latency.

Consider to guide buffer as expeted

#### 5.3 CTS step: Quality checks & debug



This path go detour due to the guide CORAMM is not good. The path detour be the bottleneck lead tool stack to balance related path.

=> Re-guide buffer to CORAMM, rearrange CRAMM location,

### 5.3 CTS step: Quality checks & debug



This mux fixed cause detour => unfixed for automic place/ ignore pin/ re-placed as expected.

### 5.3 CTS step: Quality checks & debug



This path is derived from master clock and dive 2 path in the middle then combined one path to sink. So we need balance the up one and the down one.

However to the up one, the tool insert cells near together make the net delay is small => the skew between it is large (~0.4ns). So I insert 1 cell same as the down one for the up path, my intention is the tool will insert like the down one to balance this path. But the result is:

blk ISO 1 LBIST edt i/blk ISO 1 LBIST edt compactor i/compactor1/lbist misr in reg 18 /CLK



=> Insert not right eventhough only 1 cell lead tool give up balance.

3.83 r

#### 5.3 CTS step: Quality checks & debug

#### CHECK TIMING AFTER CTS

First, to overview the timing after CTS, you can see in this file: CTS\_propagate\_report\_qor.rep

\*\*\*\*\*\*\*\*\*\*

Report : qor

-summary

Design : u2a6

Version: R-2020.09-SP4

Date : Sun Apr 25 17:16:03 2021

Information: Timer using 'AWP, CRPR'. (TIM-050)

Timing

| Context                                                                  |                                         | WNS                                       | TNS                                                     | NVE                                      |
|--------------------------------------------------------------------------|-----------------------------------------|-------------------------------------------|---------------------------------------------------------|------------------------------------------|
| FBIST_MAXLTSETUP MBIST_MAXLTSETUP SCAN_MAXLTSETUP USER_MAXLTSETUP Design | (Setup) (Setup) (Setup) (Setup) (Setup) | -4.31<br>-0.57<br>-6.56<br>-8.79          | -83.04<br>-65.96<br>-11110.15<br>-11830.41<br>-12934.88 | 201<br>986<br>106920<br>116271<br>122000 |
| FBIST_MINHTHOLD MBIST_MINHTHOLD SCAN_MINHTHOLD USER_MINHTHOLD Design     | (Hold) (Hold) (Hold) (Hold) (Hold)      | -0.64<br>-2.29<br>-0.64<br>-2.29<br>-2.29 | -409.58<br>-51.40<br>-270.77<br>-449.97<br>-829.31      | 10780<br>551<br>9293<br>3977<br>12588    |

Check if it could optimize at postCTS or not. Why is it violated?

#### 5.3 CTS step: Quality checks & debug

#### CHECK TIMING AFTER CTS

Check file: CTS\_propagate\_USER\_MAXLTSETUP.slack to overview which group timing path is violated. CTS care internal path and AC team care in/out path. Check if it have room to fix or not. Why is it violated?

| ### | CLOCK               | NegativeSlackPathNum | WorstNegativeSlack | TotalNegativeSlack |
|-----|---------------------|----------------------|--------------------|--------------------|
|     | **in2reg_default**  | 102                  | -8.7941            | -106.0018          |
|     | **reg2out_default** | 56                   | -5.3622            | -118.0130          |
|     | REG2REG             | 10000                | -6.7421            | -2064.9998         |
|     | REG2MEM             | 2275                 | -0.4052            | -151.9504          |
|     | MEM2REG             | 1372                 | -0.4259            | -142.7311          |
|     | REG2ICG             | 3025                 | -3.0786            | -1286.7205         |
|     | CGL_CGG             | 6                    | -0.2826            | -0.8843            |
|     | CL0toCL0            | 10000                | -1.8374            | -2706.4158         |
|     |                     | 26836                | -8.7941            | -6577.7167         |

#### 5.3 CTS step: Quality checks & debug

#### CHECK TIMING AFTER CTS

First, short timing violated as skew, check why it have large skew, is it intention from AC/CTS team or it the gap skew from synthesize clock tree?

```
TCK(6.2007) TCK'(2.3983) -3.8024 pfsstop/PFSS/Debugif Wrap/dbgifss/JCU/JCU JTAG_IF/d0tms_reg_pfsstop/PFSS/Debugif_Wrap/dbgifss/JCU/JCU_JTAG_IF/d0tdo_reg/DATA
AC_mspi_40_sck_in_1_3b(6.6116) AC_mspi_40_sck_in_1_3b'(3.5861) -3.0255 iso0_mspiItop/mspi/comctrl/rx/rx_rxtglstate_r_reg iso0_mspiItop/mspi/sinclone/clone
                                                                                                                                                                                                                                                                                                              iso0 mspiltop/mspi/sinclone/clone3/sin1 f reg/DATA
-2.2674
                                                                                                                                                                                                                                                                                                              isoO_mspiltop/mspi/sinclone/clone3/sin2 f reg/DATA
                                                                                                                                                                                                                                                                                                                                                                                                                                                                      -2.6343
                                                                                                                                                                                                                                                                                                              iso0 mspiltop/mspi/sinclone/clone3/sin1 r reg/DATA
                                                                                                                                                                                                                                                                                                                                                                                                                                                                      -2.0784
                                                                                                                                                                                                                                                                                                              iso0 mspiltop/mspi/sinclone/clone3/sin2 r reg/DATA
                                                                                                                                                                                                                                                                                                                                                                                                                                                                      -2.4225
                                                                                                                                                                                                                                                                                                               isoO mspiltop/mspi/comctrl/stx/stxclone3/r dataO r reg/DATA
                                                                                                                                                                                                                                                                                                               iso0 mspiltop/mspi/comctrl/stx/stxclone3/r sout r reg/DATA
                                                                                                                                                                                                                                                                                                                                                                        pfsstop/PFSS/PFSS_SYSTEM/PFSS_SYSTEM_CTRL/system_pe_PE1m/m
                                                                                                                                                                                                                                                                                                                                                                        pfsstop/PFSS/PFSS SYSTEM/PFSS SYSTEM CTRL/system pe PE1c/m
                                                                                                                                                                                                                                                                                                                                                                        pfsstop/PFSS/PFSS SYSTEM/PFSS SYSTEM CTRL/system pe PEOc/m
  clk_div2_sys_pllclk800(4.4545)__cgm_clk_hbus_pllclk800(3.0026) -1.3662__systop/SYSCTL/sysvdd/cgltop/cgl_stbyckstp/cgl_ckstp_flxa_a_reg_systop/SYSCTL/sysvdd/cgntop/cgl_stbyckstp/cgl_ckstp_flxa_a_reg_systop/SYSCTL/sysvdd/cgntop/cgl_stbyckstp/cgl_ckstp_flxa_a_reg_systop/SYSCTL/sysvdd/cgntop/cgl_stbyckstp/cgl_ckstp_flxa_a_reg_systop/SYSCTL/sysvdd/cgntop/cgl_stbyckstp/cgl_ckstp_flxa_a_reg_systop/SYSCTL/sysvdd/cgntop/cgl_stbyckstp/cgl_ckstp_flxa_a_reg_systop/SYSCTL/sysvdd/cgntop/cgl_stbyckstp/cgl_ckstp_flxa_a_reg_systop/SYSCTL/sysvdd/cgntop/cgl_stbyckstp/cgl_ckstp_flxa_a_reg_systop/SYSCTL/sysvdd/cgntop/cgl_stbyckstp/cgl_ckstp_flxa_a_reg_systop/SYSCTL/sysvdd/cgntop/cgl_stbyckstp/cgl_ckstp_flxa_a_reg_systop/SYSCTL/sysvdd/cgntop/cgl_stbyckstp/cgl_ckstp_flxa_a_reg_systop/SYSCTL/sysvdd/cgntop/cgl_stbyckstp/cgl_ckstp_flxa_a_reg_systop/SYSCTL/sysvdd/cgntop/cgl_stbyckstp/cgl_ckstp_flxa_a_reg_systop/SYSCTL/sysvdd/cgntop/cgl_stbyckstp/cgl_ckstp_flxa_a_reg_systop/SYSCTL/sysvdd/cgntop/cgl_stbyckstp/cgl_ckstp_flxa_a_reg_systop/SYSCTL/sysvdd/cgntop/cgl_stbyckstp/cgl_ckstp_ckstp.chc.
                                                                                                                                                                                                                                                                                                                                                    pfsstop/PFSS/PFSS SYSTEM/PFSS SYSTEM CTRL/DBGSS CLK CTRL/micg gate
   clk div2 sys pllclk800(4.4545) cgm clk h pllclk800(3.1091) -1.2597 systop/SYSCTL/sysvdd/cgltop/cgl stbyckstp/cgl ckstp flxa a reg systop/SYSCTL/sysvdd/cggtop/gck2a 9/gck/CEN
 systop/SYSCTL/sysvdd/cggtop/gckla 0/gck/CEN
                                                                                                                                                                                                                                                                                                                                                                                                                                                                       -0.1742
                                                                                                                                                                                                                                                                                                                                  systop/SYSCTL/sysvdd/cggtop/gck3 10/gck/CEN
                                                                                                                                                                                                                                                                                                                                                                                                                                                                       -0.0722
   clk_lsb_sys_pllclk800(5.6170) clk_fli_cpu_pllclk800(4.3408) -1.1905 systop/SYSCTL/sysvdd/rsstop/pre_fres_n/q_reg
                                                                                                                                                                                                                                                                                            systop/SYSCTL/sysvdd/rsstop/fres c/q reg/RESET 6
                                                                                                                                                                                                                                                                                                                                                                                                                                -0.7621
 clk_cls_Sys_pttctRobo(3.0176) ctk_rt__cpu_pttctRobo(4.3486) -1.1803 Systop/STSCIL/sysVadd/rsstop/pre_rres_rid_reg
clk_divZ_sys_ptlctRobo(3.0277) cgm_clk_c_ptlctRobo(2.3686) -1.1802 systop/STSCIL/sysVadd/rsstop/pre_rres_rid_reg
clk_cpu_pttctRobo(4.9172) clk_cpu_pttctRobo(3.6004) -1.1807 pfsstop/PFSS_SYSTEM/PFSS_SYSTEM_CFRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CLK_CTRL/DBGSS_CTRL/DBGS_CLK_CTRL/DBGSS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DBGS_CTRL/DB
  clk_cpu_pllclk800(5.6491) clk_hbus_m_pllclk800(4.6732) -0.9495 pfsstop/PFSS/SG0_APBIF/VCI2APB_SYNC/VQFIFO/regxe_vcq_sync_apb_0_pre_reg_47
clk_cpu_pllclk800(5.8138) clk_cpu_c_pllclk800(4.7712) -0.8889 pfsstop/PFSS/CLWrapCL0/G4MHPE_PE1/LSDELAYM/regxe_ICTramWAY3_WE_0_0_pre_reg_0_
clk_cpu_pllclk800(5.8000) clk_cpu_c_pllclk800(4.7712) -0.8889 pfsstop/PFSS/CLWrapCL0/G4MHPE_PE1/LSDELAYM/regxe_ICTramWAY3_WE_0_0_pre_reg_0_
clk_cpu_pllclk800(5.8000) clk_cpu_c_pllclk800(4.7712) -0.8889 pfsstop/PFSS/CLWrapCL0/G4MHPE_PE1/LSDELAYM/regxe_ICTramWAY3_WE_0_0_pre_reg_0_
                                                                                                                                                                                                                                                                                                                                                    pfsstop/PFSS/DTS TOP/DTS GUARD/quard apbif/clock gate spiderr r re
                                                                                                                                                                                                                                                                                                                                                    pfsstop/PFSS/CLWrapCLO/G4MHPE PE1/PECHKWP/PECMPLS/delay c/clock ga
```

#### 5.3 CTS step: Quality checks & debug

#### **CHECK TIMING AFTER CTS**



The slack is -6.75. Check the Incr that if size cell will it optimize the slack and meet timing?

### 5.3 CTS step: Quality checks & debug

#### Fix minpulse violation

Pulse is the high edge/low edge in 1 period clock. It's can be undenstand as the time to keep at edge high/low in 1 period clock.

Minpulse is the target to keep high/low edge in 1 period clock to ensurance circuit will receive clock signal from source to sink.

Minpulse violation will make the circuit can't realize which is high/low edge => active wrong.

#### 5.3 CTS step: Quality checks & debug

#### Fix minpulse violation

Guide fixing min pulse:

Step 1: restore\_session \$STA\_release\_dir/work\_minpulse\_ss/LOAD/\$scenario\_violated

Step 2: report\_constraint -min\_pulse\_width -all\_violators (get all violators)

(get detail violator: report\_min\_pulse\_width [get\_pin systop/SYSCTL/sysvdd/cgmtop/cgmcmdiv\_osc/cdiv2/pll\_buf/buf\_0/Y] -path\_type full\_clock\_expand -nosplit -all\_violators)

Source this script to get the proc at Ptime (same alias in ICC2): /svhome/VCF\_RVC\_OffSite/mydiemnguyen\_p2f2\_vf/code\_My/wkdir.forMy/aliasPT.tcl

rpm: get all violators minpulse

rpma: get a pin violation

Get violation 1 pins and report path violation => find the INV (if haven't got INV, find BUF) which is drive the violate pin and **size cell (note:** just size only cell and these cell are inserted by ECO/tools, don't have to size logic orginal)

#### 5.3 CTS step: Quality checks & debug

#### Fix minpulse violation

```
clock reconvergence pessimism
                                                                      You can down
                                                             3.184
clock uncertainty
                                                             3.184
close edge clock latency
                                                                      the open edge
open edge clock latency
close edge clock latency
                                                             3.184
                                                                      or up the
required pulse width (high)
                                                             0.177
                                                                      close edge
actual pulse width
slack (VIOLATED)
                                                             -0.023
```

Here's open edge, find the INV/BUF and size cell. Notice the last word of the row have character (r/f), that means this cell is better for rise/fall edge. You can report the library cell to choose cell to size.

The type cell good for fix minpulse have type name:

L: low

LL: low low

LU: low ultra

H: high

HH: high high

HU: high ultra

Note: please open 2 scenarios LT/HT to

make sure you clean both.

#### 5.3 CTS step: Quality checks & debug

#### Fix tran/cap violation

Tran/Cap violation caused by long distance/big fanout. To fix tran/cap, you can insert buffer to split long distance, split fanout to divide the number fanout. You should check timing through these pins tran/cap vio due to insert/split fanout affect timing. If you split fanout, be careful about the logic, should check FV again.

#### 5.3 CTS step: Quality checks & debug

Fix Vth type cell

Using scripts: /svhome/VCF\_RVC\_OffSite/mydiemnguyen\_p2f2\_vf/code\_My/wkdir.forMy/check\_clock\_cell.csh

5.3 CTS step: Quality checks & debug

Fix HALO violation

T.B.D

# **ADDITION**

#### **APPLICATION OPTION SETTINGS CTS**

```
### Core command
## ccd always disable at clock opt cts
set app options -name clock opt.flow.enable ccd -value false
set app options -name cts.common.user instance name prefix -value icc2 cts
if {[get app option value -name clock opt.flow.enable ccd]} {
      # If CCD is enabled, set both opt and cts user prefix as it can work on both data and clock paths
      set app options -name opt.common.user instance name prefix -value icc2 cts opt
redirect -tee -file ${REPORTS DIR}/${CLOCK OPT CTS BLOCK NAME}.report app options.start {report app options -non default}
#W . A
set app options -name route.common.track width constraint relaxed mode -value 1
# switch propagate mode
set app options -list {time.enable clock to data analysis false}
set app options -list { time.clock reconvergence pessimism same transition }
set app options -list { time.remove clock reconvergence pessimism true}
#cts
set app option -name cts.compile.size pre existing cell to cts references -value true
#for routing congestion aware
set app option -name cts.compile.enable global_route -value true
###Add setting to check reason of stacktrace
set attribute [get shapes -of objects [get nets iso0 memtop/fsy0/flbss0 flbss/EX VDD3 C]] shape use detail route
set app options -list {time.enable_ccs_rcv cap true}
set app options -list {time.delay calc waveform analysis mode full design}
#control CTS engine
set app options -name cts.compile.enable cell relocation -value none ;#all | leaf only, all and none.
set app options -name cts.compile.power opt mode -value none ;# gate relocation, low_power_targets, all and none.
cts gor check ${REPORTS DIR} ${CLOCK OPT CTS BLOCK NAME} before build
```

#### **APPLICATION OPTION SETTINGS CTS**

```
## Enable AOCV (recommended after CTS is completed)
if {$AOCV CORNER TABLE MAPPING LIST != "" && ![get app option value -name time.pocvm enable analysis]} {
   ## Enable the AOCV analysis
   set app options -name time.aocvm enable analysis -value true ;# default false
   ## Enable the AOCV distance analysis (optional)
   ## AOCV analysis will consider path distance when calculating AOCVM derate
      set app options -name time.ocvm enable distance analysis -value true ;# default false
   ## Set the configuration for the AOCV analysis (optional)
      set app options -name time.aocvm analysis mode -value separate launch capture depth ;# default separate launch capture depth
# === propagated clock enable ===
foreach in collection sc [all scenarios] {
 current scenario $sc
 set app options -list { time.remove clock reconvergence pessimism true}
 set propagated clock [all clocks]
# switch propagate mode
set app options -list {time.enable clock to data analysis false}
set app options -list { time.clock reconvergence pessimism same transition }
set app options -list { time.remove clock reconvergence pessimism true}
#ccs
set app options -list {time.enable ccs rcv cap true}
set app options -list {time.delay calc waveform analysis mode full design}
```