

# THC63LVDM83R/THC63LVDM63R

REDUCED SWING LVDS 24Bit/18Bit COLOR HOST-LCD PANEL INTERFACE

#### **General Description**

The THC63LVDM83R transmitter converts 28bits of CMOS/TTL data into LVDS (Low Voltage Differential Signaling) data stream. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. At a transmit clock frequency of 85MHz, 28bits of RGB data and 4bits of LCD timing and control data (HSYNC, VSYNC, CNTL1, CNTL2) are transmitted at a rate of 595Mbps per LVDS channel. Also available is THC63LVDM63R that converts 21bits of CMOS/TTL data into LVDS(Low Voltage Differential Signaling) data stream. Both transmitters can be programmed reduced swing LVDS through a dedicated pin for low power consumption and EMI.

#### **Features**

- 28:4 Data channel compression at up to 298 Megabytes per sec throughput
- Wide dot clock range: 20-85MHz suited for VGA, SVGA, XGA and SXGA
- Narrow bus (10 lines or 8 lines) reduces cable size
- Support Reduced swing LVDS for Low EMI
- 200mV swing LVDS/350mV swing LVDS selectable
- Support Spread Spectrum Clock Generator
- On chip Input Jitter Filtering
- PLL requires No external components
- Single 3.3V supply with 125mW(TYP)
- Power-Down Mode
- Low profile 56 or 48 Lead TSSOP Package
- Clock Edge Programmable
- Improved Replacement for the National DS90C383 or DS90C363

### **Block Diagram**





### Pin Out





## THC63LVDM83R Pin Description

| Pin Name     | Pin #                      | Туре     | Description                                                                                                                       |
|--------------|----------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------|
| TA+, TA-     | 47, 48                     | LVDS OUT |                                                                                                                                   |
| TB+, TB-     | 45, 46                     | LVDS OUT | LVDC D. ( ) (                                                                                                                     |
| TC+, TC-     | 41, 42                     | LVDS OUT | LVDS Data Out.                                                                                                                    |
| TD+, TD-     | 37, 38                     | LVDS OUT |                                                                                                                                   |
| TCLK+, TCLK- | 39, 40                     | LVDS OUT | LVDS Clock Out.                                                                                                                   |
| TA0 ~ TA6    | 51, 52, 54, 55, 56, 3, 4   | IN       |                                                                                                                                   |
| TB0 ~ TB6    | 6, 7, 11, 12, 14, 15, 19   | IN       | Pixel Data Inputs.                                                                                                                |
| TC0 ~ TC6    | 20, 22, 23, 24, 27, 28, 30 | IN       | Fixel Data inputs.                                                                                                                |
| TD0 ~ TD6    | 50, 2, 8, 10, 16, 18, 25   | IN       |                                                                                                                                   |
| /PDWN        | 32                         | IN       | H: Normal operation, L: Power down (all outputs are Hi-Z)                                                                         |
| RS           | 1                          | IN       | LVDS swing control.           RS         LVDS swing           VCC         350mV           :         :           GND         200mV |
| R/F          | 17                         | IN       | Input Clock Triggering Edge Select.<br>H: Rising edge, L: Falling edge                                                            |
| VCC          | 9, 26                      | Power    | Power Supply Pins for TTL inputs and digital circuitry.                                                                           |
| CLKIN        | 31                         | IN       | Clock in.                                                                                                                         |
| GND          | 5, 13, 21,<br>29, 53       | Ground   | Ground Pins for TTL inputs and digital circuitry.                                                                                 |
| LVDS VCC     | 44                         | Power    | Power Supply Pins for LVDS Outputs.                                                                                               |
| LVDS GND     | 36, 43, 49                 | Ground   | Ground Pins for LVDS Outputs.                                                                                                     |
| PLL VCC      | 34                         | Power    | Power Supply Pin for PLL circuitry.                                                                                               |
| PLL GND      | 33, 35                     | Ground   | Ground Pins for PLL circuitry.                                                                                                    |

## THC63LVDM63R Pin Description

| Pin Name     | Pin#                       | Туре     | Description                                                                                                                       |  |  |
|--------------|----------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------|--|--|
| TA+, TA-     | 40, 41                     | LVDS OUT |                                                                                                                                   |  |  |
| TB+, TB-     | 38, 39                     | LVDS OUT | LVDS Data Out.                                                                                                                    |  |  |
| TC+, TC-     | 34, 35                     | LVDS OUT |                                                                                                                                   |  |  |
| TCLK+, TCLK- | 32, 33                     | LVDS OUT | LVDS Clock Out.                                                                                                                   |  |  |
| TA0 ~ TA6    | 44, 45, 47, 48, 1, 3, 4    | IN       |                                                                                                                                   |  |  |
| TB0 ~ TB6    | 6, 7, 9, 10, 12, 13, 15    | IN       | Pixel Data Inputs.                                                                                                                |  |  |
| TC0 ~ TC6    | 16, 18, 19, 20, 22, 23, 25 | IN       |                                                                                                                                   |  |  |
| /PDWN        | 27                         | IN       | H: Normal operation,                                                                                                              |  |  |
|              |                            |          | L: Power down (all outputs are Hi-Z)                                                                                              |  |  |
| RS           | 2                          | IN       | LVDS swing control.           RS         LVDS swing           VCC         350mV           :         :           GND         200mV |  |  |



| Pin Name | Pin #             | Туре   | Description                                             |
|----------|-------------------|--------|---------------------------------------------------------|
| R/F      | 14                | IN     | Input Clock Triggering Edge Select.                     |
| K/F      | 14                | IIN    | H: Rising edge, L: Falling edge                         |
| VCC      | 8, 21             | Power  | Power Supply Pins for TTL inputs and digital circuitry. |
| CLKIN    | 26                | IN     | Clock in.                                               |
| GND      | 5, 11, 17, 24, 46 | Ground | Ground Pins for TTL inputs and digital circuitry.       |
| LVDS VCC | 37                | Power  | Power Supply Pins for LVDS Outputs.                     |
| LVDS GND | 36, 42            | Ground | Ground Pins for LVDS Outputs.                           |
| PLL VCC  | 29                | Power  | Power Supply Pin for PLL circuitry.                     |
| PLL GND  | 28, 30            | Ground | Ground Pins for PLL circuitry.                          |

## Absolute Maximum Ratings 1

| Supply Voltage (V <sub>CC</sub> ) | -0.3V ~ +4.0V                |
|-----------------------------------|------------------------------|
| CMOS/TTL Input Voltage            | $-0.3V \sim (V_{CC} + 0.3V)$ |
| CMOS/TTL Output Voltage           | $-0.3V \sim (V_{CC} + 0.3V)$ |
| LVDS Driver Output Voltage        | $-0.3V \sim (V_{CC} + 0.3V)$ |
| Output Current                    | continuous                   |
| Junction Temperature              | +125°C                       |
| Storage Temperature Range         | -55°C ∼+150°C                |
| Resistance to soldering heat      | +260°C/10sec                 |
| Maximum Power Dissipation @+25°C  | 0.5W                         |

### **Electrical Characteristics**

### **CMOS/TTL DC Specifications**

 $V_{CC} = 3.0 V \sim 3.6 V$ ,  $Ta = -10 °C \sim +70 °C$ 

| Symbol           | Parameter                | Conditions                   | Min. | Тур. | Max.     | Units |
|------------------|--------------------------|------------------------------|------|------|----------|-------|
| V <sub>IH</sub>  | High Level Input Voltage |                              | 2.0  |      | $V_{CC}$ | V     |
| V <sub>IL</sub>  | Low Level Input Voltage  |                              | GND  |      | 0.8      | V     |
| I <sub>INC</sub> | Input Current            | $0V \le V_{IN} \le V_{CC}$   |      |      | ±10      | μΑ    |
| I <sub>PD</sub>  | Pull Down Current        | R/F pin, VIH=V <sub>CC</sub> |      |      | 100      | μΑ    |
| I <sub>RS</sub>  | RS Pull Down Current     | RS pin, VIH=V <sub>CC</sub>  |      |      | 100      | μΑ    |

Copyright 2001-2003 THine Electronics, Inc. All rights reserved

<sup>1. &</sup>quot;Absolute Maximum Ratings" are those valued beyond which the safety of the device can not be guaranteed. They are not meant to imply that the device should be operated at these limits. The tables of "Electrical Characteristics" specify conditions for device operation.



## **LVDS Transmitter DC Specifications**

 $V_{CC} = 3.0V \sim 3.6V$ ,  $Ta = -10 \,^{\circ}C \sim +70 \,^{\circ}C$ 

| Symbol          | Parameter                                         | Cond                                                 | litions                               | Min.  | Тур. | Max.  | Units |
|-----------------|---------------------------------------------------|------------------------------------------------------|---------------------------------------|-------|------|-------|-------|
| VOD             | Differential Output Voltage                       | RL=100Ω                                              | Normal<br>swing<br>RS=V <sub>CC</sub> | 250   | 350  | 450   | mV    |
|                 |                                                   | RL-10022                                             | Reduced<br>swing<br>RS=GND            | 100   | 200  | 300   | mV    |
| ΔVOD            | Change in VOD between complementary output states | RL=100Ω                                              |                                       |       |      | 35    | mV    |
| VOC             | Common Mode Voltage                               |                                                      |                                       | 1.125 | 1.25 | 1.375 | V     |
| ΔVOC            | Change in VOC between complementary output states |                                                      |                                       |       |      | 35    | mV    |
| I <sub>OS</sub> | Output Short Circuit Current                      | VOUT=0V, RL=100Ω                                     |                                       |       |      | -24   | mA    |
| I <sub>OZ</sub> | Output TRI-STATE Current                          | /PDWN=0V,<br>V <sub>OUT</sub> =0V to V <sub>CC</sub> |                                       |       |      | ±10   | μΑ    |

## THC63LVDM83R Supply Current

 $V_{CC} = 3.0V \sim 3.6V$ ,  $Ta = -10 \,^{\circ}C \sim +70 \,^{\circ}C$ 

| Symbol            | Parameter                                | Conditi                                                      | on(*)   | Тур. | Max. | Units |
|-------------------|------------------------------------------|--------------------------------------------------------------|---------|------|------|-------|
|                   |                                          | RL=100Ω,CL=5pF                                               | f=65MHz | 36   | 46   | mA    |
|                   |                                          | V <sub>CC</sub> =3.3V, RS=V <sub>CC</sub>                    | f=85MHz | 39   | 49   | mA    |
| $I_{TCCG}$        | Transmitter Supply                       | 16 Gray Scale Pattern                                        |         |      |      |       |
| 1000              | Current                                  | RL=100Ω,CL=5pF                                               | f=65MHz | 31   | 41   | mA    |
|                   |                                          | $V_{CC}$ =3.3V, RS=GND                                       | f=85MHz | 34   | 44   | mA    |
|                   |                                          | 16 Gray Scale Pattern                                        |         |      |      |       |
|                   | Transmitter Supply Current               | RL=100Ω,CL=5pF                                               | f=65MHz | 38   | 48   | mA    |
|                   |                                          | V <sub>CC</sub> =3.3V, RS=V <sub>CC</sub> Worst Cace Pattern | f=85MHz | 41   | 51   | mA    |
| $I_{TCCW}$        |                                          | RL=100ΩCL=5pF                                                | f=65MHz | 33   | 43   | mA    |
|                   |                                          | V <sub>CC</sub> =3.3V, RS=GND                                | f=85MHz | 36   | 46   | mA    |
|                   |                                          | Worst Cace Pattern                                           |         |      |      |       |
| I <sub>TCCS</sub> | Transmitter Power Down<br>Supply Current | /PDWN = L                                                    |         | 10   | μΑ   |       |



## THC63LVDM63R Supply Current

 $V_{CC} = 3.0 V \sim 3.6 V$ ,  $Ta = -10 \,^{\circ}C \sim +70 \,^{\circ}C$ 

| Symbol            | Parameter                                | Conditi                                                         | on(*)   | Тур. | Max. | Units |
|-------------------|------------------------------------------|-----------------------------------------------------------------|---------|------|------|-------|
|                   |                                          | RL=100Ω,CL=5pF                                                  | f=65MHz | 33   | 41   | mA    |
|                   | Transmitter Supply                       | V <sub>CC</sub> =3.3V, RS=V <sub>CC</sub> 16 Gray Scale Pattern | f=85MHz | 37   | 45   | mA    |
| I <sub>TCCG</sub> | Current                                  | RL=100Ω,CL=5pF                                                  | f=65MHz | 29   | 36   | mA    |
|                   |                                          | V <sub>CC</sub> =3.3V, RS=GND<br>16 Gray Scale Pattern          | f=85MHz | 33   | 39   | mA    |
|                   | Transmitter Supply                       | RL=100Ω,CL=5pF                                                  | f=65MHz | 35   | 43   | mA    |
| I                 |                                          | V <sub>CC</sub> =3.3V, RS=V <sub>CC</sub><br>Worst Cace Pattern | f=85MHz | 39   | 47   | mA    |
| I <sub>TCCW</sub> | Current                                  | RL=100Ω,CL=5pF                                                  | f=65MHz | 31   | 38   | mA    |
|                   |                                          | V <sub>CC</sub> =3.3V, RS=GND<br>Worst Cace Pattern             | f=85MHz | 35   | 42   | mA    |
| I <sub>TCCS</sub> | Transmitter Power Down<br>Supply Current | /PDWN = L                                                       |         |      | 10   | μΑ    |



### 16 Gray Scale Pattern



#### Worst Case Pattern





## **Switching Characteristics**

 $V_{CC} = 3.0 V \sim 3.6 V$ ,  $Ta = -10 °C \sim +70 °C$ 

|                     |                                   |                      | CC 3.0 V 3.0 V          | ,<br>                |       |
|---------------------|-----------------------------------|----------------------|-------------------------|----------------------|-------|
| Symbol              | Parameter                         | Min.                 | Тур.                    | Max.                 | Units |
| t <sub>TCIT</sub>   | CLK IN Transition time            |                      |                         | 5.0                  | ns    |
| $t_{TCP}$           | CLK IN Period                     | 11.76                | T                       | 50.0                 | ns    |
| t <sub>TCH</sub>    | CLK IN High Time                  | 0.35T                | 0.5T                    | 0.65T                | ns    |
| $t_{TCL}$           | CLK IN Low Time                   | 0.35T                | 0.5T                    | 0.65T                | ns    |
| $t_{TCD}$           | CLK IN to TCLK+/- Delay           |                      | 2T/7                    |                      | ns    |
| $t_{TS}$            | TTL Data Setup to CLK IN          | 2.5                  |                         |                      | ns    |
| $t_{TH}$            | TTL Data Hold from CKL IN         | 2.5                  |                         |                      | ns    |
| $t_{LVT}$           | LVDS Transition Time              |                      | 0.6                     | 1.5                  | ns    |
| t <sub>TOP1</sub>   | Output Data Position0 (T=11.76ns) | -0.2                 | 0.0                     | +0.2                 | ns    |
| t <sub>TOP0</sub>   | Output Data Position1 (T=11.76ns) | $\frac{T}{7} - 0.2$  | $\frac{\mathrm{T}}{7}$  | $\frac{T}{7} + 0.2$  | ns    |
| t <sub>TOP6</sub>   | Output Data Position2 (T=11.76ns) | $2\frac{T}{7} - 0.2$ | $2\frac{\mathrm{T}}{7}$ | $2\frac{T}{7} + 0.2$ | ns    |
| t <sub>TOP5</sub>   | Output Data Position3(T=11.76ns)  | $3\frac{T}{7} - 0.2$ | $3\frac{\mathrm{T}}{7}$ | $3\frac{T}{7} + 0.2$ | ns    |
| t <sub>TOP4</sub>   | Output Data Position4 (T=11.76ns) | $4\frac{T}{7} - 0.2$ | $4\frac{\mathrm{T}}{7}$ | $4\frac{T}{7} + 0.2$ | ns    |
| t <sub>TOP3</sub>   | Output Data Position5 (T=11.76ns) | $5\frac{T}{7} - 0.2$ | $5\frac{\mathrm{T}}{7}$ | $5\frac{T}{7} + 0.2$ | ns    |
| t <sub>TOP2</sub>   | Output Data Position6 (T=11.76ns) | $6\frac{T}{7} - 0.2$ | $6\frac{\mathrm{T}}{7}$ | $6\frac{T}{7} + 0.2$ | ns    |
| $t_{\mathrm{TPLL}}$ | Phase Lock Loop Set               |                      |                         | 10.0                 | ms    |





### **AC Timing Diagrams**



#### Note:

1)CLK IN: for THC63LVDM83R/THC63LVDM63R(R/F=GND), denote as solid line, for THC63LVDM83R/THC63LVDM63R(R/F=VCC), denote as dashed line 2)V $_{diff}$ = (Tyx+) - (Tyx-) , ---- (TCLKx+) - (TCLKx-)

### Phase Lock Loop Set Time





## Reduced Swing Characteristic (T<sub>A</sub>=25 $^{\circ}$ C, V<sub>CC</sub>=3.3V, RL=100 $\Omega$ )





### <u>Package</u>

### 56 Lead Molded Thin Shrink Small Outline Package, JEDEC



#### 48 Lead Molded Thin Shrink Small Outline Package, JEDEC





#### **Notes to Users:**

- 1. The contents of this data sheet are subject to change without prior notice.
- 2. Circuit diagrams shown in this data sheet are examples of application. Therefore, please pay sufficient attention when designing circuits. Even if there are incorrect descriptions, we are not responsible for any problem due to them. Please note that incorrect descriptions sometimes cannot be corrected immediately if found.
- 3. Our copyright and know-how are included in this data sheet. Duplication of the data sheet and disclosure to other persons are strictly prohibited without our permission.
- 4. We are not responsible for any problems of industrial proprietorship occurring during THC63LVDM83R/THC63LVDM63R use, except for those directly related to THC63LVDM83R/THC63LVDM63R's structure, manufacture or functions. THC63LVDM83R/THC63LVDM63R is designed on the premise that it should be used for ordinary electronic devices. Therefore, it shall not be used for applications that require extremely high-reliability (space equipment, nuclear control equipment, medical equipment that affects people's lives, etc.). In addition, when using THC63LVDM83R/THC63LVDM63R for traffic signals, safety devices and control/safety units in transportation equipment, etc., appropriate measures should be taken.
- 5. We are making the utmost effort to improve the quality and reliability of our products. However, there is a very slight possibility of failure in semiconductor devices. To avoid damage to social or official organizations, much care should be taken to provide sufficient redundancy and fail-safe design.
- 6. No radiation-hardened design is incorporated in THC63LVDM83R/THC63LVDM63R.
- 7. Judgment on whether THC63LVDM83R/THC63LVDM63R comes under strategic products prescribed by the Foreign Exchange and Foreign Trade Control Law is the user's responsibility.
- 8. This technical document was provisionally created during development of THC63LVDM83R/THC63LVDM63R, so there is a possibility of differences between it and the product's final specifications. When designing circuits using THC63LVDM83R/THC63LVDM63R, be sure to refer to the final technical documents.

THine Electronics, Inc.

Wakamatsu Bldg, 6F 3-3-6, Nihombashi-Honcho, Chuo-ku, Tokyo, 103-0023 Japan

Tel: 81-3-3270-0666 Fax: 81-3-3270-0688