



# LOGIC and Computer Design Fundamentals

#### CHAPTER 3

**Combinational Logic Design** 

#### **Arithmetic Functions**

施青松

Asso. Prof. Shi Qingsong College of Computer Science and Technology, Zhejiang University zjsqs@zju.edu.cn

#### **Overview**



- **■** Iterative combinational circuits
- **□** Binary adders
  - Half and full adders
  - Ripple carry and carry lookahead adders
- Binary subtraction
- **□** Binary adder-subtractors
  - Signed binary numbers
  - Signed binary addition and subtraction
  - Overflow
- **□** Other arithmetic functions
  - Design by contraction
- **□** Arithmetic Logic Unit(ALU)



#### **Course Outline**



**Iterative combinational circuits** 

**Binary adders** 

**Binary adder-subtractors** 

Other arithmetic functions

**Arithmetic Logic Unit(ALU)** 

#### **Iterative Combinational Circuits**



- **□** Arithmetic functions
  - Operate on binary vectors
  - Use the same subfunction in each bit position
- □ Can design functional block for sub-function and repeat to obtain functional block for overall function
- □ *Cell* sub-function block
- □ *Iterative array* a array of interconnected cells
- An iterative array can be in a single dimension (1D) or multiple dimensions

## Block Diagram of a 1D Iterative Array



- Example: n = 32
  - Number of inputs =?
  - Truth table rows = ?
  - Equations with up to? input variables =66
  - Equations with huge number of terms
  - Design impractical!
- **■** Iterative array takes advantage of the regularity to make design feasible



计算机学院 系统结构与系统软件实验室

66

266

#### **Functional Blocks: Addition**



- □ Binary addition used frequently
- **■** Addition Development:
  - *Half-Adder* (HA), a 2-input bit-wise addition functional block,
  - *Full-Adder* (FA), a 3-input bit-wise addition functional block,
  - Ripple Carry Adder, an iterative array to perform binary addition, and
  - Carry-Look-Ahead Adder (CLA), a hierarchical structure to improve performance.

#### **Course Outline**



**Iterative combinational circuits** 

**Binary adders** 

**Binary adder-subtractors** 

Other arithmetic functions

**Arithmetic Logic Unit(ALU)** 



# Half-ADDER



#### **Functional Block: Half-Adder**



□ A 2-input, 1-bit width binary adder that performs the following computations:

- A half adder adds two bits to produce a two-bit sum
- The sum is expressed as a sum bit, S and a carry bit, C
- **☐** The half adder can be specified truth table for S and  $C \Rightarrow$

| X | Y | C | S |      |
|---|---|---|---|------|
| 0 | 0 | 0 | 0 | •    |
| 0 | 1 | 0 | 1 | as a |
| 1 | 0 | 0 | 1 |      |
| 1 | 1 | 1 | 0 |      |

### Logic Simplification: Half-Adder



- The K-Map for S, C is:
- This is a pretty trivial map! By inspection:

These equations lead to several implementations.

# Five Implementations: Half-Adder



**■** We can derive following sets of equations for a halfadder:

(a) 
$$S = X \overline{Y} + \overline{X} Y$$
  
 $C = X Y$   
(b)  $S = (X + Y) (\overline{X} + \overline{Y})$   
 $C = X Y$   
(c)  $S = (C + \overline{X} \overline{Y})$   
 $C = X Y$   
(d)  $S = (X + Y) \overline{C}$   
 $\overline{C} = (\overline{X} + \overline{Y}) \overline{C}$   
(e)  $S = X \oplus Y$   
 $C = X Y$ 

- □ (a), (b), and (e) are SOP, POS, and XOR implementations for S.
- □ In (c), the C function is used as a term in the AND-NOR implementation of S, and in (d), the  $\overline{C}$  function is used in a POS term for S.

### **Implementations: Half-Adder**



The most common half adder implementation is:

$$S = X \oplus Y$$

$$C = X Y$$



■ A NAND only implementation is:

$$S = (X + Y) \overline{C}$$

$$C = \overline{(\overline{(X Y)})}$$





# Full-ADDER



淅汐大学系统结构与系统软件实验室

#### **Functional Block: Full-Adder**



■ A full adder is similar to a half adder, but includes a carry-in bit from lower stages. Like the half-adder, it computes a sum bit, S and a carry bit, C.

| For a carry-in (Z) of |
|-----------------------|
| 0, it is the same as  |
| the half-adder:       |

### **Logic Optimization: Full-Adder**



**□** Full-Adder Truth Table:

□ Full-Adder K-Map:



| X | Y | Z | C | S |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 1 |
| 0 | 1 | 0 | 0 | 1 |
| 0 | 1 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 | 0 |
| 1 | 1 | 0 | 1 | 0 |
| 1 | 1 | 1 | 1 | 1 |
|   |   |   |   |   |

□ From the K-Map, we get:

$$S = X \overline{Y} \overline{Z} + \overline{X} Y \overline{Z} + \overline{X} \overline{Y} Z + X Y Z$$

$$C = X Y + X Z + Y Z$$



# Carry Function



### **Equations: Full-Adder**



**□** From Full-Adder Equations, Can be converted to "XOR"

$$S = X\overline{Y}\overline{Z} + \overline{X}Y\overline{Z} + \overline{X}\overline{Y}Z + XYZ$$

$$C = XY + XZ + YZ$$

□ The S function is the three-bit XOR function (Odd **Function**):

$$S = X \oplus Y \oplus Z$$

□ The Carry bit C is 1 if both X and Y are 1 (the sum is 2), or if the sum is 1 and a carry-in (Z) occurs. Thus C can be re-written as: Also: (X + Y)Z

$$C = XY + (X \oplus Y)Z$$

- The term  $X \cdot Y$  is carry generate.
- $\square$  The term  $X \oplus Y$  is carry propagate.



### Implementation: Full Adder



#### **■** Full Adder Schematic



■ Here X, Y, and Z, and C (from the previous pages) are

 $A, B, C_i$  and  $C_o$ ,

respectively. Also,

**G** = generate and

P = propagate.



$$Co = G + P \cdot Ci$$
  
浙沙大学 计算机学院 系统结构与系统软件实验室





# Binary Adders

--Ripple-Carry



#### **Multi-bit Binary Adders**



□ To add multiple operands, we "bundle" logical signals together into vectors and use functional blocks that operate on the vectors

**■** Example: 4-bit ripple carry adder: Adds input vectors **A(3:0)** and **B(3:0)** to get a sum vector S(3:0)

□ Note: carry out of *cell i* becomes carry in of *cell i+1* 

| Description | Subscript<br>3 2 1 0 | Name           |
|-------------|----------------------|----------------|
| Carry In    | 0110                 | C <sub>i</sub> |
| Augend      | 1011                 | A <sub>i</sub> |
| Addend      | 0011                 | B <sub>i</sub> |
| Sum         | 1110                 | $S_i$          |
| Carry out   | 0011                 | $C_{i+1}$      |

# 4-bit Ripple-Carry Binary Adder



■ A four-bit Ripple Carry Adder made from four 1-bit Full Adders:



# Carry Propagation & Delay



- One problem with the addition of binary numbers is the length of time to propagate the ripple carry from the least significant bit to the most significant bit.
- The gate-level propagation path for a 4-bit ripple carry adder of the last example:



■ Note: The "long path" is from  $A_0$  or  $B_0$  though the circuit to  $S_3$ .

浙沙大学 计算机学院 系统结构与系统软件实验室



# Binary Adders

-- Carry Lookahead



## **Carry Lookahead**



□ Given Stage *i* from a Full Adder, we know that there will be a carry generated when  $A_i = B_i = "1"$ , whether or not there is a carry-in.

- □ Alternately, there will be carry propagated if the "half-sum" is "1" and a carry-in,  $C_i$  occurs, then  $C_{i+1}=1$
- **□** These two signal conditions are called
  - **generate**, denoted as G<sub>i</sub>
  - **propagate**, denoted as P<sub>i</sub>



## **Carry Lookahead (continued)**



- **□** In the ripple carry adder:
  - Gi, Pi, and Si are local to each cell of the adder
  - Ci is also local each cell
- In the carry lookahead adder, in order to reduce the length of the carry chain, Ci is changed to a more global function spanning multiple cells
- Defining the equations for the Full Adder in term of the  $P_i$  and  $G_i$ :

$$P_i = A_i \oplus B_i$$

$$G_i = A_i B_i$$

$$G_i = A_i B_i$$

$$C_{i+1} = G_i + P_i C_i$$

# **Carry Lookahead Development**



- $ightharpoonup C_{i+1}$  can be removed from the cells and used to derive a set of carry equations spanning multiple cells.
- $\square$  Beginning at the cell 0 with carry in  $C_0$ :

$$\begin{split} &C_1 = G_0 + P_0 \ C_0 \\ &C_2 = G_1 + P_1 \ C_1 = \ G_1 + P_1 (G_0 + P_0 \ C_0) \\ &= G_1 + P_1 G_0 + P_1 P_0 \ C_0 \\ &C_3 = G_2 + P_2 \ C_2 = \ G_2 + P_2 (G_1 + P_1 G_0 + P_1 P_0 \ C_0) \\ &= G_2 + P_2 G_1 + P_2 P_1 G_0 + P_2 P_1 P_0 \ C_0 \\ &C_4 = G_3 + P_3 \ C_3 = G_3 + P_3 G_2 + P_3 P_2 G_1 \\ &+ P_3 P_2 P_1 G_0 + P_3 P_2 P_1 P_0 \ C_0 \end{split}$$



# **Group Carry Lookahead Logic**



- Next slideshow shows the implementation of these equations for four bits. This could be extended to more than four bits; in practice, due to limited gate fan-in, such extension is not feasible.
- **□** Instead, the concept is extended another level by considering group generate  $(G_{0.3})$  and group propagate  $(P_{0.3})$  functions:

$$G_{0-3} = G_3 + P_3 G_2 + P_3 P_2 G_1 + P_3 P_2 P_1 P_0 G_0$$

$$P_{0-3} = P_3 P_2 P_1 P_0$$

**■** Using these two equations:

$$C_4 = G_{0-3} + P_{0-3} C_0$$

□ Thus, it is possible to have four 4-bit adders use one of the same carry lookahead circuit to speed up 16-bit addition



#### **Extended Example:**

## 16 carry lookahead adder

$$C_4 = G_3 + P_3G_2 + P_3P_2G_1 + P_3P_2P_1G_0 + P_3P_2P_1P_0C_0 = G_{0-3} + P_{0-3}C_0$$

$$C_8 = G_7 + P_7G_6 + P_7P_6G_5 + P_7P_6P_5G_4 + P_7P_6P_5P_4C_4 = G_{4-7} + P_{4-7}C_4$$

$$C_{12} = G_{11} + P_{11}G_{10} + P_{11}P_{10}G_9 + P_{11}P_{10}P_9G_8 + P_{11}P_{10}P_9P_8C_8 = G_{8-11} + P_{8-11}C_8$$

$$C_{16} = G_{15} + P_{15}G_{14} + P_{15}P_{14}G_{13} + P_{15}P_{14}P_{13}G_{12} + P_{15}P_{14}P_{13}P_{12}C_{12} = G_{12-15} + P_{12-15}C_{12}$$

$$= G_{12-15} + P_{12-15}(G_{8-11} + P_{8-11}(G_{4-7} + P_{4-7}(G_{0-3} + P_{0-3}C_0)))$$

$$C_4 = G_3 + P_3G_2 + P_3P_2G_1 + P_3P_2P_1G_0 + P_3P_2P_1P_0 C_0$$

$$G_{0-3} = G_3 + P_3G_2 + P_3P_2 G_1 + P_3P_2P_1G_0$$

$$G_{4-7} = G_7 + P_7G_6 + P_7P_6G_5 + P_7P_6P_5G_4$$

$$G_{8-11} = G_{11} + P_{11}G_{10} + P_{11}P_{10}G_9 + P_{11}P_{10}P_9G_8$$

$$G_{12-15} = G_{15} + P_{15}G_{14} + P_{15}P_{14}G_{13} + P_{15}P_{14}P_{13}G_{12}$$

$$P_{0-3} = P_3P_2P_1P_0$$

$$P_{4-7} = P_7P_6P_5P_4$$

$$P_{8-11} = P_{11}P_{10}P_9P_8$$

$$P_{12-15} = P_{15}P_{14}P_{13}P_{12}$$

## Carry Lookahead Example



#### **□** Specifications:

- 16-bit CLA
- Delays:
  - $\square$  NOT = 1



- $\square$  XOR = Isolated AND = 2+1
- $\square$  AND-OR = 2

#### **■ Longest Delays:**

- Ripple carry adder\* =  $3 + 15 \times 2 + 3 = 36$
- $\blacksquare$  CLA = 3 + 3 × 2 + 3 = 12

\*See slide 16





#### **Course Outline**



**Iterative combinational circuits** 

**Binary adders** 

**Binary adder-subtractors** 

Other arithmetic functions

**Arithmetic Logic Unit(ALU)** 





# Subtraction



浙沙人学系统结构与系统软件实验室

### **Unsigned Subtraction**



#### **□** Algorithm:

- Subtract the subtrahend N from the minuend M
- If no end borrow occurs, then  $M \ge N$ , and the result is a non-negative number and correct.
- If an end borrow occurs, the N > M and the difference  $2^n$ (M - N) = -(N - M) is subtracted from 2n, and a minus sign is appended to the result.

| ■ Examples: | 0 1001               | <b>1</b> 0100   |
|-------------|----------------------|-----------------|
| •           | <b>-</b> <u>0111</u> | -0111           |
|             | 0010                 | 1101            |
|             |                      | 10000           |
|             |                      | <u> </u>        |
|             |                      | <b>(-) 0011</b> |



## **Unsigned Subtraction** (continued)



 $\square$  The subtraction,  $2^n - N$ , is taking the 2's complement of N

□ To do both unsigned addition and unsigned subtraction requires:

• Quite complex!

☐ Goal: Shared simpler logic for both addition and subtraction

**■** Introduce complements as an approach









# Numerical Coding



### **Complements**



#### **■** Two complements:

- Diminished Radix Complement of N
  - $\Box$  (r 1)'s complement for radix r
    - 1's complement for radix 2
    - Defined as  $(r^n 1) N$
- Radix Complement
  - r's complement for radix r
    - 2's complement in binary
    - Defined as  $r^n N$
- Subtraction is done by adding the complement of the subtrahend
  - If the result is negative, takes its 2's complement

## **Binary 1's Complement**



- □ For r = 2,  $N = 01110011_2$ , n = 8 (8 digits): =  $256 \cdot 1 = 255_{10}$  or  $11111111_2$
- $\square$  The 1's complement of 01110011<sub>2</sub> is then:

$$2^{n} - 1 + x x < 0$$

□ Since the  $2^n-1$  factor consists of all 1's and since 1-0=1 and 1-1=0, the one's complement is obtained by complementing each individual bit (bitwise NOT).

## **Binary 2's Complement**



□ For 
$$r = 2$$
,  $N = 01110011_2$ ,  $n = 8$  (8 digits), we have:  
 $(\mathbf{r}^n) = 256_{10}$  or  $100000000_2$ 

□ The 2's complement of 01110011 is then:

$$-\frac{01110011}{10001101}$$

$$2^n + x x < 0$$

■ Note the result is the 1's complement plus 1, a fact that can be used in designing hardware

# Alternate 2's Complement Method



- $\square$  Given: an *n*-bit binary number, beginning at the least significant bit and proceeding upward:
  - Copy all least significant 0's
  - Copy the first 1
  - Complement all bits thereafter.
- **□** 2's Complement Example:

10010100

Copy underlined bits:

100

and complement bits to the left:

01101100





## **Signed Integers**



- □ Positive numbers and zero can be represented by unsigned n-digit, radix r numbers. We need a representation for negative numbers.
- **□** To represent a sign (+ or –) we need exactly one more bit of information (1 binary digit gives  $2^1 = 2$  elements which is exactly what is needed).
- **□** Since computers use binary numbers, by convention, the most significant bit is interpreted as a sign bit:

$$s a_{n-2} \dots a_2 a_1 a_0$$

where:

S = 0 for Positive numbers

S = 1 for Negative numbers

and  $a_i = 0$  or 1 represent the magnitude in some form.



# **Signed Integer Representations**



- □Signed-Magnitude here the n 1 digits are interpreted as a positive magnitude.
- □ Signed-Complement here the digits are interpreted as the rest of the complement of the number. There are two possibilities here:
  - Signed 1's Complement
    - Uses 1's Complement Arithmetic
  - Signed 2's Complement
    - Uses 2's Complement Arithmetic

# Signed Integer Representation Example



 $\Box$  r =2, n=3

| Number | Sign -Mag. | 1's Comp. | 2's Comp. |
|--------|------------|-----------|-----------|
| +3     | 011        | 011       | 011       |
| +2     | 010        | 010       | 010       |
| +1     | 001        | 001       | 001       |
| +0     | 000        | 000       | 000       |
| -0     | 100        | 111       |           |
| -1     | 101        | 110       | 111       |
| -2     | 110        | 101       | 110       |
| -3     | 111        | 100       | 101       |
| -4     |            |           | 100       |

# Signed 2's Complement Examples



**Example 1: 1101** +0011

**■ Example 2: 1101**-0011



# Adder-Subtractor

--with 2's Complement







### □For n-digit, unsigned numbers M and N, find M – N in base 2:

Add the 2's complement of the subtrahend N to the minuend M:

$$M + (2^n - N) = M - N + 2^n$$

- If  $M \ge N$ , the sum produces end carry  $r^n$  which is discarded; from above, M - N remains.
- If M < N, the sum does not produce an end carry and, from above, is equal to  $2^{n} - (N - M)$ , the 2's complement of (N - M).
- To obtain the result -(N-M), take the 2's complement of the sum and place a – to its left.

### **Unsigned 2's Complement Subtraction Example 1**



 $\square$  Find  $01010100_2 - 01000011_2$  M > N

01010100

**101010100** 

**–** <u>01000011</u>

2's comp + 10111101 00010001

■ The carry of 1 indicates that no correction of the result is required.

## **Unsigned 2's Complement Subtraction Example 2**



 $\square$  Find  $01000011_2 - 01010100_2$ 

M < N

01000011
- 01010100
2's comp+ 10101100
11101111 2's comp
- 00010001

- □ The carry of 0 indicates that a correction of the result is required.
- $\square$  Result = -(00010001)



## 2's Complement Adder/Subtractor



- Subtraction can be done by addition of the 2's Complement.
  - 1. Complement each bit (1's Complement.)
  - 2. Add 1 to the result.
- □ The circuit shown computes A + B and A B:
- $\square$  For S = 1, subtract, the 2's complement of B is formed by using **XORs** to form the 1's comp and adding the 1 applied to  $C_0$ .
- $\square$  For S = 0, add, B is passed through unchanged





# Overflow Detection



### **Overflow**



- $\square$  Overflow occurs if n+1 bits are required to contain the result from an n-bit addition or subtraction
- Overflow can occur for:
  - Addition of two operands with the same sign
  - Subtraction of operands with different signs
- □ Signed number overflow cases with correct result sign

- **■** Reaction on overflow
  - Ignore ?
  - Reaction of the OS
  - Signalling to application (Ada, Fortran,...)



### General overflow conditions



□ Detection can be performed by examining the result signs which should match the signs of the top operand

| Operation | Operand A | Operand B | Result o | verflow |
|-----------|-----------|-----------|----------|---------|
| A+B       | ≧0        | ≧0        | <0       | (01)    |
| A+B       | <0        | <0        | ≧0       | (10)    |
| A-B       | ≧0        | <0        | <0       | (01)    |
| A-B       | <0        | ≧0        | ≧0       | (10)    |

## **Overflow Detection**



Signed number cases with carries  $C_n$  and  $C_{n-1}$  shown for correct result

| SA | S <sub>B</sub> | Cs | C <sub>MAX</sub> | Sz | V | 备注                                  |
|----|----------------|----|------------------|----|---|-------------------------------------|
| 0  | 0              | 0  | 0                | 0  | 0 | 同号+: A <sub>正</sub> +B <sub>正</sub> |
| 0  | 1              | 0  | 0                | 0  | 0 | 异号-: A <sub>正</sub> -B <sub>负</sub> |
| 1  | 0              | 1  | 1                | 1  | 0 | 异号-: A <sub>负</sub> -B <sub>正</sub> |
| 1  | 1              | 1  | 1                | 1  | 0 | 同号+: A <sub>负</sub> +B <sub>负</sub> |

Signed number cases with carries shown for erroneous result signs

(indicating overflow):

| 0 | 1        | 0 1                                          | 1 | 0          | 1    | 0        |
|---|----------|----------------------------------------------|---|------------|------|----------|
|   | 0        | 0                                            |   | 1          |      | 1        |
| + | <u>0</u> | $\left\langle \frac{1}{1} + 0 \right\rangle$ |   | <u>0</u> + | 1)+  | <u>1</u> |
|   | 1        | 1                                            |   | 0          | **** | 0        |

| SA | S <sub>B</sub> | Cs | C <sub>MAX</sub> | Sz | V | 备注                                  |
|----|----------------|----|------------------|----|---|-------------------------------------|
| 0  | 0              | 1  | 0                | 1  | 1 | 同号+: A <sub>正</sub> +B <sub>正</sub> |
| 0  | 1              | 1  | 0                | 1  | 1 | 异号-: A <sub>正</sub> -B <sub>负</sub> |
| 1  | 0              | 0  | 1                | 0  | 1 | 异号-: A <sub>负</sub> -B <sub>正</sub> |
| 1  | 1              | 0  | 1                | 0  | 1 | 同号+: A <sub>负</sub> +B <sub>负</sub> |

- Simplest way to implement overflow  $V = C_n \oplus C_{n-1}$  Double sign-bits-
- This works correctly only if 1's complement and the addition of the carry in of 1 is used to implement the complementation! Otherwise fails for – 10 ... 0







## **Course Outline**



**Iterative combinational circuits** 

**Binary adders** 

**Binary adder-subtractors** 

Other arithmetic functions

**Arithmetic Logic Unit(ALU)** 

## **Other Arithmetic Functions**



- Convenient to design the functional blocks by *contraction* - removal of redundancy from circuit to which input fixing has been applied
- **□** Functions
  - Incrementing
  - Decrementing
  - Multiplication by Constant
  - Division by Constant
  - Zero Fill and Extension

## **Design by Contraction**



- Contraction is a technique for simplifying the logic in a functional block to implement a different function
  - The new function must be realizable from the original function by applying rudimentary functions to its inputs
  - Contraction is treated here only for application of 0s and 1s (not for X and X)\_\_\_
  - After application of 0s and 1s, equations or the logic diagram are simplified by using rules given on pages 224 - 225 of the text.

## Design by Contraction Example



### $\square$ Contraction of a ripple carry adder to incrementer for n = 3

• Set B = 001



■ The middle cell can be repeated to make an incrementer with n > 3.

# **Incrementing & Decrementing**



### □ Incrementing

- Adding a fixed value to an arithmetic variable
- Fixed value is often 1, called *counting (up)*
- $\blacksquare$  Examples: A + 1, B + 4
- Functional block is called *incrementer*

### □ Decrementing

- Subtracting a fixed value from an arithmetic variable
- Fixed value is often 1, called *counting* (*down*)
- $\blacksquare$  Examples: A 1, B 4
- Functional block is called *decrementer*

## Multiplication/Division by 2<sup>n</sup>



- □ (a) Multiplication by 100
  - Shift left by 2
- □ (b) Division by 100
  - Shift right by 2
  - Remainder preserved





## Multiplication by a Constant



- **■** Multiplication of B(3:0) by 101
- **■** See text Figure 513 (a) for contraction





# **Barrel Shifter**



## **Combinational Shifter Parameters**



- □ Direction: Left, Right
- **■** Number of positions with examples:
  - Single bit:
    - □ 1 position
    - □ 0 and 1 positions
  - Multiple bit:
    - $\square$  1 to n 1 positions
    - $\square$  0 to n 1 positions
- **□** Filling of vacant positions
  - Many options depending on instruction set
  - Here, will provide input lines or zero fill

## 4-Bit Basic Left/Right Shifter





#### Serial Inputs:

- I<sub>R</sub> for right shift
- I<sub>L</sub> for left shift

### **□** Serial Outputs

- R for right shift (Same as MSB input)
- L for left shift (Same as LSB input)

Shift Functions:

(S1, S0) = 00 Pass B unchanged

01 Right shift

10 Left shift

11 Unused



计算机学院 系统结构与系统软件实验室

### **Barrel Shifter**





- $\square$  A rotate is a shift in which the bits shifted out are inserted into the positions vacated
- The circuit rotates its contents left from 0 to 3 positions depending on S:

S = 00 position unchanged S = 10 rotate left by 2 positions

S = 01 rotate left by 1 positions S = 11 rotate left by 3 positions

■ See Table 10-3 in text for details



人学 计算机学院 系统结构与系统软件实验室

## **Barrel Shifter (continued)**



### **□** Large barrel shifters can be constructed by using:

- Layers of multiplexers Example 64-bit:
  - Layer 1 shifts by 0, 16, 32, 48
  - Layer 2 shifts by 0, 4, 8, 12
  - $\blacksquare$  Layer 3 shifts by 0, 1, 2, 3
  - See example in section 12-2 of the text
- 2 dimensional array circuits designed at the electronic level

## Zero Fill



- □ Zero fill filling an m-bit operand with 0s to become an *n*-bit operand with n > m
- □ Filling usually is applied to the MSB end of the operand, but can also be done on the LSB end
- **Example: 11110101 filled to 16 bits** 
  - MSB end: 0000000011110101
  - LSB end: 1111010100000000

### **Extension**



- Extension increase in the number of bits at the MSB end of an operand by using a complement representation
  - Copies the MSB of the operand into the new positions
  - Positive operand example 01110101 extended to 16 bits: 0000000001110101
  - Negative operand example 11110101 extended to 16 bits:

## **Course Outline**



**Iterative combinational circuits** 

**Binary adders** 

**Binary adder-subtractors** 

Other arithmetic functions

**Arithmetic Logic Unit(ALU)** 

# Arithmetic Logic Unit(ALU) implementation



- Not only arithmetic operations, but also for the logic operation
- Principle: adder as the core, through the appropriate control or transform to achieve a variety of arithmetic and logic operation

**Implementation** 

within adder, disable/masking certain gates input

Transfor the carry generated and propagated function Gi Pi

## **Arithmetic Logic Unit (ALU)**



- In this and the next section, we deal with detailed design of typical ALUs and shifters
- **□** Decompose the ALU into:
  - An arithmetic circuit
  - A logic circuit
  - A selector to pick between the two circuits
- **□** Arithmetic circuit design
  - Decompose the arithmetic circuit into:
    - An n-bit parallel adder
    - □ A block of logic that selects four choices for the B input to the adder
    - See next slide for diagram

## **Arithmetic Circuit Design** (continued)



There are only four functions of B to select as Y in G = A + Y:

$$Cin = 0$$

Cin = 1

$$G = A$$

$$G = A + 1$$

$$G = A + B$$

$$G = A + B + 1$$

$$G = A + B$$

$$G = A + B + 1$$

$$G = A - 1$$

$$G = A$$

What functions are implemented with carry-in to the adder = 0?





## **Arithmetic Circuit Design** (continued)



- Adding selection codes to the functions of B:
- TABLE 9-1 **Function Table for Arithmetic Circuit**

| S                | Select           | Input                       | G=A+Y+C <sub>in</sub>                                                     |                                                                                        |  |  |
|------------------|------------------|-----------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--|--|
| S <sub>1</sub>   | S <sub>0</sub>   | Y                           | $\mathbf{C_{in}} = 0$                                                     | C <sub>in</sub> = 1                                                                    |  |  |
| 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | all 0s $\frac{B}{B}$ all 1s | G = A (transfer)<br>G = A + B (add)<br>G = A + B<br>G = A - 1 (decrement) | G = A + 1 (increment)<br>G = A + B + 1<br>G = A + B + 1 (subtract)<br>G = A (transfer) |  |  |

- □ The useful arithmetic functions are labeled in the table
- □ Note that all four functions of B produce at least one useful function



## **Logic Circuit**



- The text gives a circuit implemented using a multiplexer plus gates implementing: AND, OR, XOR and NOT
- □ Here we custom design a circuit for bit G<sub>i</sub> by beginning with a truth table organized as a K-map and assigning (S1, S0) codes to AND, OR, etc.

$$\Box G_i = S_0 \overline{A}_i B_i + \overline{S}_1 A_i B_i + S_0 A_i \overline{B}_i + S_1 \overline{S}_0 \overline{A}_i$$

- Gate input count for MUX solution > 29
- Gate input count for above circuit < 20
- Custom design better

| $S_1S_0$   | AND | OR | XOR | NOT |
|------------|-----|----|-----|-----|
| $A_iB_i$   | 00  | 01 | 11  | 10  |
| 00         | 0   | 0  | 0   | 1   |
| 01         | 0   | 1  | 1   | 1   |
| <i>1</i> 1 | 1   | 1  | 0   | 0   |
| 10         | 0   | 1  | 1   | 0   |





## Logic Circuit for MUX solution





## **Arithmetic Logic Unit (ALU)**



- The custom circuit has interchanged the  $(S_1,S_0)$  codes for XOR and NOT compared to the MUX circuit. To preserve compatibility with the text, we use the MUX solution.
- Next, use the arithmetic circuit, the logic circuit, and a 2-way multiplexer to form the ALU. See the next slide for the bit slice diagram.
- The input connections to the arithmetic circuit and logic circuit have been been assigned to prepare for seamless addition of the shifter, keeping the selection codes for the combined ALU and the shifter at 4 bits:
  - Carry-in  $C_i$  and Carry-out  $C_{i+1}$  go between bits
  - A<sub>i</sub> and B<sub>i</sub> are connected to both units
  - A new signal S<sub>2</sub> performs the arithmetic/logic selection
  - The select signal entering the LSB of the arithmetic circuit, C<sub>in</sub>, is connected to the least significant selection input for the logic circuit,  $S_0$ .

## Arithmetic Logic Unit (ALU) (continued)





- The next most significant select signals, S0 for the arithmetic circuit and S1 for the logic circuit, are wired together, completing the two select signals for the logic circuit.
- The remaining S1 completes the three select signals for the arithmetic circuit.



### Arithmetic Logic Unit (ALU) (continued)



#### **■ TABLE 9-2** Function Table for ALU

#### **Operation Select**

| S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | C <sub>in</sub> | Operation                  | Function                  |
|----------------|----------------|----------------|-----------------|----------------------------|---------------------------|
| 0              | 0              | 0              | 0               | G = A                      | Transfer A                |
| 0              | 0              | 0              | 1               | G = A + 1                  | Increment A               |
| 0              | 0              | 1              | 0               | G = A + B                  | Addition                  |
| 0              | 0              | 1              | 1               | G = A + B + 1              | Add with carry input of 1 |
| 0              | 1              | 0              | 0               | $G = A + \overline{B}$     | A plus 1s complement of B |
| 0              | 1              | 0              | 1               | $G = A + \overline{B} + 1$ | Subtraction               |
| 0              | 1              | 1              | 0               | G = A - 1                  | Decrement A               |
| 0              | 1              | 1              | 1               | G = A                      | Transfer A                |
| 1              | X              | 0              | 0               | $G = A \wedge B$           | AND                       |
| 1              | X              | 0              | 1               | $G = A \vee B$             | OR                        |
| 1              | X              | 1              | 0               | $G = A \oplus B$           | XOR                       |
| 1              | X              | 1              | 1               | $G = \overline{A}$         | NOT (1s complement)       |



### Ch3

page193-194: 3-50, 3-51, 3-52, 3-59

More and more, It is not Difficulty also!

Thank you!