

# Fall 2024

# California State University, Northridge

Department of Electrical & Computer Engineering

# Lab 10: Synchronous FIFO

I hereby attest that this lab report is entirely my own work. I have not copied either code or text from anyone, nor have I allowed or will I allow anyone to copy my work.

Name (printed)

**Zachary Martin** 

Name (signed)

Data

12/14/2024

ECE 526

Written By: Zach Martin December 14, 2024

## I. INTRODUCTION

A FIFO buffer is a form of memory storage that processes the oldest data first. As an example, if 'A', 'B', and 'C' were written into memory positions 0x1, 0x2, and 0x3 sequentially, the first read operation would process memory position 0x1 and return 'A', and the second read operation would process memory position 0x2 and return 'B'. FIFO as an organization method is often seen outside of computer engineering. Grocery stores feature FIFO as a method of stocking shelves (ensuring that customers retrieve the soonest-to-expire goods first), serving customers in line, and scanning conveyor belts of items that customers have selected to purchase. This process is illustrated in figure 1 below.

The aim of this experiment is to design a First-In-First-Out (FIFO) data buffer in SystemVerilog. A FIFO module will be designed to accept as inputs a variable-width data field, clock signal, write-enable, read-enable, and active-low reset signal, and to return as outputs an equally wide data output, current-depth counter, and a series of status flags. These inputs and outputs can be observed in the high-level block diagram shown in figure 2. The module and its status flags will be tested thoroughly using a test fixture module to verify FIFO functionality.



Fig. 1. Example FIFO buffer emphasizing read/write order.



Fig. 2. High level FIFO module block diagram.

#### II. PROCEDURE

# A. Module Design

The FIFO.sv file can be partitioned into three sections containing the following:

- 1. Module, parameter, and internal variable declarations.
- 2. Continuous flag and counter assignments.
- 3. A procedural block containing read, write, and reset functionality.

In the first section, the module was created and all inputs and outputs were declared using ANSI style inside of the port declaration list. Parameters were defined for the width of each memory location, the depth of the FIFO, and the size of the near-full and near-empty status flags. Table 1 contains names, widths, and descriptions of all inputs, outputs, and parameters. A two dimensional array named 'fifo' held all memory data. Pointers to the current write position and read position were created according to the parameterized FIFO depth. The first section of the module can be seen in figure 3.

In the second section, the depth of the FIFO counter was assigned to the difference between the write and read position pointers, and all status flags except overflow and underflow were continuously assigned. The second section of the module can be seen in figure 4.

In the third section, an always procedural block sensitive to the positive edge of the clock signal and the negative edge of the reset signal contained the reset, write, and read operations. If reset was asserted, the read and write position pointers, memory values, data output bus, and overflow and underflow flags were cleared. Otherwise, if the write enable signal was asserted and the buffer was not full, the memory location pointed to by the write position pointer was updated with the value on the data input bus, underflow was deasserted, and the write position pointer was incremented. If the write enable signal was asserted but the buffer was full, the overflow flag was asserted. If the read enable signal was asserted and the buffer was not empty, the value held in the memory location pointed to by the read position pointer was passed to the data output, the overflow flag was deasserted, and the read position pointer was incremented. If the read enable signal was asserted but the buffer was empty, the underflow flag was asserted. The third section of the module can be seen in figure 5. The entire FIFO.sv file can be seen in the appendix section of this report.

TABLE I FIFO BUFFER VARIABLES

| Name         | Type      | Size [bits]              | Description                                     |
|--------------|-----------|--------------------------|-------------------------------------------------|
| WIDTH        | parameter | 8 (default)              | Width of each memory location                   |
| DEPTH        | parameter | 32 (default)             | Number of memory locations in FIFO              |
| near_e_depth | parameter | 2 (default)              | Distance from bottom to raise 'near_empty' flag |
| near_f_depth | parameter | 2 (default)              | Distance from top to raise 'near full' flag     |
| data_in      | input     | WIDTH                    | Data input bus                                  |
| clk          | input     | 1                        | Clock signal                                    |
| wr_en        | input     | 1                        | Active-high write-enable signal                 |
| rd_en        | input     | 1                        | Active-high read-enable signal                  |
| rst          | input     | 1                        | Active-low reset signal                         |
| data_out     | output    | WIDTH                    | Data output bus                                 |
| valid        | output    | 1                        | Flag activated by successful read operation     |
| count        | output    | log <sub>2</sub> (DEPTH) | Current FIFO depth counter                      |
| overflow     | output    | 1                        | Flag activated by write ops. when FIFO is full  |
| underflow    | output    | 1                        | Flag activated by read ops. when FIFO is empty  |
| full         | output    | 1                        | Flag activated when FIFO is full                |
| near_full    | output    | 1                        | Flag activated when FIFO is nearly full         |
| near_empty   | output    | 1                        | Flag activated when FIFO is nearly empty        |
| empty        | output    | 1                        | Flag activated when FIFO is empty               |

```
≡ FIFO.sv

 1
 2
                                                                        ***
 3
     *** ECE 526 L Experiment #10
                                               Zach Martin, Fall, 2024
 4
                                                                        ***
 5
     *** Synchronous FIFO
 6
     ************************
     *** Filename: FIFO.v
                                      Created by Zach Martin, 12/7/2024
 Ω
9
     ******************************
10
11
12
     module FIFO (
        output reg [WIDTH-1:0] data out,
                                       // Data output bus
13
14
        output valid,
                                       // Successful read flag
        output [$clog2(DEPTH)-1:0] count, // Current depth of data counter
15
        output reg overflow,
                                       // Wrote-to-full flag
16
        output reg underflow,
                                      // Read-from-empty flag
17
        output full,
                                      // No-free-cells flag
18
                                      // Nearly-no-free-cells flag
        output near_full,
19
        output near_empty,
20
                                      // Nearly-no-filled-cells flag
21
        output empty,
                                       // No-filled-cells flag
22
                                      // Data input bus
        input [WIDTH-1:0] data in,
23
24
        input clk,
                                       // Clock input
        input wr en,
                                       // Write-enable line
25
                                      // Read-enable line
        input rd en,
26
                                       // Active-low reset line
27
        input rst
28
     );
29
30
    // Declare parameters
    31
32
     parameter near_e_depth = 2; // Distance from bottom to raise 'near_empty' flag
33
     parameter near_f_depth = 2; // Distance from top to raise 'near full' flag
34
35
    // Declare loop counter used in reset
36
37
    integer i;
38
39
    // Declare internal memory and read and write pointers
     reg [WIDTH-1:0] fifo[DEPTH-1:0];
40
41
     reg [$clog2(DEPTH)-1:0] wr pos = 'b0;
42
    reg [$clog2(DEPTH)-1:0] rd pos = 'b0;
```

Fig. 3. FIFO.sv module, parameter, and internal variable declarations.

```
// Assign depth of FIFO counter output and flags (except overflow/underflow)
45
     assign count =
                         wr pos - rd pos;
46
     assign empty =
                         (count == 0);
47
     assign near empty = (count <= near e depth) && !empty;
48
     assign near full = (count >= (DEPTH-1 - near f depth)) && !full;
49
     assign full =
                         (count == DEPTH-1);
     assign valid =
50
                         (rd en && !empty);
```

Fig. 4. FIFO.sv continuous flag and counter assignments.

```
53
     // Run the synchronous FIFO
54
     always @(posedge clk or negedge rst) begin
55
         // RESET operation
56
57
         if (!rst) begin
             wr pos = 'b0; rd pos = 'b0;
58
              for (i = 0; i < DEPTH; i = i + 1)
59
60
                  fifo[i] = 'b0;
              data out = fifo[rd pos];
61
              overflow = 1'b0;
62
              underflow = 1'b0;
63
         end else begin
64
65
66
              // WRITE operation
              if (wr en && !full) begin
67
                  fifo[wr pos] = data in;
68
                  underflow = 1'b0;
69
                  wr pos = (wr pos + 1);
70
              end else if (wr en && full)
71
72
                  overflow = 1'b1;
73
              // READ operation
74
75
              if (rd en && !empty) begin
                  data out = fifo[rd pos];
76
77
                  overflow = 1'b0;
78
                  rd pos = (rd pos + 1);
              end else if (rd_en && empty) begin
79
                  underflow = 1'b1;
80
81
              end
82
          end
83
84
     end
85
86
     endmodule
```

Fig. 5. FIFO.sv procedural block.

# B. Test Fixture Design

The FIFO tb.sv test fixture file contained three sections as follows:

- 1. A file header, preprocessor directives and compiler-specific instructions.
- 2. Declarations, instantiations, and monitoring statements.
- 3. A procedural block containing test vectors.

In the first section, memory width, FIFO depth, and test clock period values were assigned using preprocessor directives. The module timescale was set to 1ns with a resolution of 1 ns. Inside the module, the ifdef preprocessor directive was used to identify the compiler being used to compile the program and enable waveform analysis in accordance with each compiler. This was implemented so that the programs could be analyzed using Icarus Verilog, an offline compiler which was used throughout all stages of development, but remained compatible with the MobaXTerm software used in previous labs. This section of the test fixture can be seen in figure 6.

In the second section, a FIFO module was created and connected to previously declared registers and wires by name. Additionally, an initial procedural block was written to enable signal monitoring using the \$monitor system task. This section can be seen in figure 7.

The procedural block in the third section began by pulsing the reset input to ensure that no initial values were indeterminate. Then a for loop was used to iteratively write to each memory location in the FIFO buffer, and to attempt to write to the buffer once full. Without resetting the FIFO, another for loop was used to iteratively read from each memory location, and to attempt to read from the buffer once empty. The FIFO was then reset and a simultaneous read/write test was written. A series of five write operations were performed, after which the read-enable input was activated. Three more write operations were performed with the read-enable input active to demonstrate that the FIFO was capable of writing to and reading from distinct memory locations simultaneously. The procedural block can be seen in figure 8.

```
    FIFO_tb.sv

 1
2
     *** ECE 526 L Experiment #10
                                                                       ***
3
                                               Zach Martin, Fall, 2024
4
     *** Synchronous FIFO
                                                                       ***
 5
 6
     **********************
     *** Filename: FIFO tb.v
                                      Created by Zach Martin, 12/7/2024
8
9
     10
11
    `define WIDTH 8
                    // Width of each memory location in bits
12
    `define DEPTH 32 // Number of memory locations in FIFO
13
    `define CLK T 20 // Test clock period
14
15
    `timescale 1ns / 1ns
16
17
18
    module FIFO_tb ();
19
    // Determines how to view waveforms depending on current compiler
20
21
    // I've been using Icarus so I can compile offline, it's pretty handy
     `ifdef __ICARUS_
22
23
        initial begin
24
           $dumpfile("FIFO_tb.vcd");
25
           $dumpvars(0, FIFO_tb);
26
        end
27
     elsif VCS
28
        initial begin
           $vcdpluson;
29
30
        end
     endif
31
```

Fig. 6. FIFO tb.sv file header, preprocessor directives and compiler-specific instructions.

```
// Declare FIFO input registers (and establish clock procedure)
34
     reg clk = 0;
                   always #(`CLK_T) clk = (~clk);
35
     reg [`WIDTH-1:0] data_in;
36
     reg wr_en, rd_en, rst;
37
38
     // Declare FIFO output wires
39
    wire [`WIDTH-1:0] data out;
40
    wire valid;
41
    wire [$clog2(`DEPTH)-1:0] count;
42
    wire overflow, underflow, full, near full, near empty, empty;
43
44
     // Declare loop counter used in multi-write and multi-read tests
45
     integer i;
46
47
     // Instantiate a test FIFO module
48
     FIFO FIFO32(
49
         .data out (data out),
50
         .valid (valid),
51
         .count (count),
         .overflow (overflow),
52
53
         .underflow (underflow),
54
         .full (full),
55
         .near_full (near_full),
56
         .near empty (near empty),
57
         .empty (empty),
58
59
         .data in (data in),
60
         .clk (clk),
61
         .wr en (wr en),
62
         .rd_en (rd_en),
63
         .rst (rst)
64
65
     // Define monitor string and formatting (this one's a bit long)
66
67
     initial begin #1
     68
69
        wr_en, rd_en, rst, data_in, data_out, valid, count, overflow, underflow,
70
        full, near_full, near_empty, empty, FIFO32.wr_pos, FIFO32.rd_pos);
71
```

Fig. 7. FIFO tb.sv declarations, instantiations, and monitoring statements.

```
73
     initial begin
 74
 75
        // Start with RESET to determine initial conditions
76
        rst = 0;
77
78
        $display("\n");
79
        $display("|-----|");
80
        display("|w_e|r_e|rst|d_in||Dout|v|cnt|o_f|u_f|f|n_f|n_e|e|wr_p|rd_p|");
        $display("|---|---|---|");
81
82
83
        // WRITE to every location plus one
84
        @(negedge clk) wr_en = 1; rd_en = 0; rst = 1;
        data in = 0;
        for (i = 1; i < `DEPTH; i = i + 1) begin
86
87
           $monitoroff;
            @(negedge clk) data_in = i;
88
89
            $monitoron;
90
        end
91
        @(negedge clk);
92
93
        $display("\n");
94
        $display("|-----|");
95
        display("|w_e|r_e|rst|d_in||Dout|v|cnt|o_f|u_f|f|n_f|n_e|e|wr_p|rd_p|");
96
        $display("|---|---|----|");
97
98
        // READ from every location plus one
99
        @(negedge clk) wr_en = 0; rd_en = 1;
        for (i = 1; i < `DEPTH + 100; i = i + 1) begin
100
101
           @(negedge clk);
102
        end
103
104
        // RESET FIFO
105
        $monitoroff;
106
        $display("\n\t\tResetting FIF0....\n");
107
        rst = 0; wr_en = 0; rd_en = 0; data_in = 0;
108
        $monitoron;
109
        $display("|-----|");
110
111
        display("|w_e|r_e|rst|d_in||Dout|v|cnt|o_f|u_f|f|n_f|n_e|e|wr_p|rd_p|");
112
        $display("|---|---|---|");
113
114
        // WRITE five times, then begin reading and continue writing
115
        @(negedge clk) rst = 1; wr_en = 1;
116
                    data_in = 'h41;
        @(negedge clk) data_in = 'h22;
117
118
        @(negedge clk) data_in = 'h7d;
        @(negedge clk) data_in = 'hff;
119
        @(negedge clk) data_in = 'h3a;
120
121
        @(negedge clk) rd_en = 1;
                                      // Begin reading
                    data_in = 'h99;
122
                                      // Continue writing
        @(negedge clk) data_in = 'h86;
123
124
        @(negedge clk) data_in = 'hbc;
125
126
        #1 $display("\n");
        $display("|-----|\n");
127
128
        $finish;
129
     end
130
131
     endmodule
```

Fig. 8. FIFO tb.sv procedural block containing test vectors.

#### III. RESULTS

The output of the test fixture displayed three sections of results as follows:

- 1. Multiple-write test results.
- 2. Multiple-read test results.
- 3. Simultaneous read/write results.

In the multiple-write test, every memory address was written to with the hexadecimal value of the write position pointer. This cannot be directly viewed due to the nature of the \$monitor system task, but the value can be seen on the data input bus (d\_in) and will be shown to be true in the read test results. Before the first write operation, the empty flag (e) can be observed to be asserted. For the next two write operations, the empty flag was deasserted and the near-empty flag (n\_e) was asserted. Upon performing the 30th write operation, the near-full flag (n\_f) was asserted, and upon performing the 32nd write operation, the near-full flag was deasserted and the full flag (f) was asserted. When trying to perform a 33rd write operation, the overflow flag (o\_f) was asserted. The Icarus Verilog command line output of the multiple-write test can be seen in figure 9. GTKWave simulation waveforms of the test can be seen in figure 10.

| PS C:\Users\zaxaw\OneDrive\Documents\VERILOG\ECE526_Lab10> iverilog -o FIFO_tb.vvp FIFO_tb.sv FIFO.sv |     |          |            |      |          |            |       |      |    |      |          |          |            |              |   |
|-------------------------------------------------------------------------------------------------------|-----|----------|------------|------|----------|------------|-------|------|----|------|----------|----------|------------|--------------|---|
| PS C:\Users\zaxaw\OneDrive\Documents\VERILOG\ECE526_Lab10> vvp -1 FIFO_log.log FIFO_tb.vvp            |     |          |            |      |          |            |       |      |    |      |          |          |            |              |   |
| VCD i                                                                                                 | nfo | : dun    | npfile     | FIF0 | _tb      | .vcc       | d ope | ened | fo | or o | utpu     | t.       |            |              |   |
|                                                                                                       |     |          |            |      |          |            |       |      |    |      |          |          |            |              |   |
|                                                                                                       |     |          |            |      |          |            |       |      |    |      |          |          |            |              |   |
|                                                                                                       |     |          |            |      |          |            | RITE  |      |    |      |          |          |            |              |   |
| w_e                                                                                                   | r_e | rst      | d_in       | :    | : :      |            | _     | _    |    | n_f  | n_e      | e        | wr_p       |              |   |
|                                                                                                       |     |          |            |      | 1 - 1    |            |       | -    |    |      |          | -        |            |              |   |
| X                                                                                                     | Х   | 0        | XX         | 00   | 101      | 00         |       | 0    | 0  | 0    | 0        | 1        | 00         | 00           |   |
| 1                                                                                                     | 0   | 1        | 00         |      | 0        |            |       | 0    | 0  |      | 0        | 1        | 00         | 00           |   |
| 1                                                                                                     | 0   | 1        | 01         | :    | 0        | 01         |       | 0    | 0  |      | 1        | 0        | 01         | 00           |   |
| 1                                                                                                     | 0   | 1        | 02         | 00   | 0        | 02         |       | 0    | 0  |      | 1        | 0        | 02         | 00           |   |
| 1                                                                                                     | 0   | 1        | 03         | 00   | 0        | 03         |       | 0    | 0  | 0    | 0        | 0        | 03         | 00           |   |
| 1                                                                                                     | 0   | 1        | 04         | 00   | 0        |            |       | 0    | 0  |      | 0        | 0        |            | 00           |   |
| 1                                                                                                     | 0   | 1        | 05         | 00   | 0        | 05         |       | 0    | 0  | 0    | 0        | 0        | 05         | 00           |   |
| 1                                                                                                     | 0   | 1        | 06         | 00   | 0        | 06         |       | 0    | 0  | 0    | 0        | 0        | 06         | 00           |   |
| 1                                                                                                     | 0   | 1        | 07         | 00   | 0        | 07         |       | 0    | 0  | 0    | 0        | 0        | 07         | 00           |   |
| 1                                                                                                     | 0   | 1        | 08         |      | 0        | 08         |       | 0    | 0  | 0    | 0        | 0        | 08         | 00           |   |
| 1                                                                                                     | 0   | 1        | 09         |      | 0        | 09         |       | 0    | 0  | 0    | 0        | 0        | 09         | 00           |   |
| 1                                                                                                     | 0   | 1        | 0a         | 00   | 0        | 0a         |       | 0    | 0  | 0    | 0        | 0        | 0a         | 00<br>  00   |   |
| 1 1                                                                                                   | 0   | 1<br>  1 | 0b         | 00   | 0 <br> 0 | 0b         |       | 0    | 0  | 0    | 0<br>  0 | 0        | 0b         | 00  <br>  00 |   |
| 1                                                                                                     | 0   | 1        | 0c  <br>0d | 00   | 0        | 0c  <br>0d |       | 0    | 0  | 0    | 0        | 0 <br> 0 | 0c<br>0d   | 00           |   |
| 1 1                                                                                                   | 0   | 1        | 0e         | 00   | 0        | 0e         | 0     | 0    | 0  | 0    | 0        | 0        | 0e         | 00           |   |
| 1                                                                                                     | 0   | 1        | 0f         |      | 0        | 0f         |       | 0    | 0  | 0    | 0        | 0        | 0f         | 00           |   |
| 1                                                                                                     | 0   | 1        | 10         |      | 0        | 10         |       | 0    | 0  | 0    | 0        | 0        | 10         | 00           |   |
| 1                                                                                                     | 0   | 1        | 11         |      | 0        | 11         |       | 0    | 0  |      | 0        | 0        | 11         | 00           |   |
| 1                                                                                                     | 0   | 1        | 12         | 00   | 0        | 12         | 0     | 0    | 0  | 0    | 0        | 0        | 12         | 00           |   |
| 1 1                                                                                                   | 0   | 1        | 13         |      | 0        | 13         |       | 0    | 0  |      | 0        | 0        | 13         | 00           |   |
| 1                                                                                                     | 0   | 1        | 14         | 00   | 0        | 14         |       | 0    | 0  | 0    | 0        | 101      | 14         | 00           |   |
| 1 1                                                                                                   | 0   | 1        | 15         | 00   | 0        |            |       | 0    | 0  |      | 0        | 0        | 15         | 00           |   |
| 1 1                                                                                                   | 0   | 1        | 16         | 00   | 0        | 16         |       | 0    | 0  | 0    | 0        | 0        | 16         | 00           |   |
| 1 1                                                                                                   | 0   | 1        | 17         |      | 0        | 17         |       | 0    | 0  |      | 0        | 0        | 17         | 00           |   |
| 1                                                                                                     | 0   | 1        | 18         |      | 0        | 18         |       | 0    | 0  |      | 0        | 0        |            | 00           |   |
| 1                                                                                                     | 0   | 1        | 19         | 00   | 0        | 19         |       | 0    | 0  |      | 0        | 0        | 19         | 00           | İ |
| 1 1                                                                                                   | 0   | 1        | 1a         | 00   | 0        | 1a         | 0     | 0    | 0  |      | 0        | jøj      | 1a         | 00           |   |
| 1 1                                                                                                   | 0   | 1        | 1b         | 00   | 0        | 1b         | 0     | 0    | 0  | 0    | 0        | jøj      | 1b         | 00           |   |
| 1                                                                                                     | 0   | 1        | 1c         | 00   | [0]      | 1c         | 0     | 0    | 0  | 0    | 0        | [0]      | 1c         | 00           |   |
| 1                                                                                                     | 0   | 1        | 1d         | 00   | [0]      | 1d         | 0     | 0    | 0  | 1    | 0        | [0]      | <b>1</b> d | 00           |   |
| 1 1                                                                                                   | 0   | 1        | 1e         | 00   | 0        | 1e         | 0     | 0    | 0  | 1    | 0        | 0        | 1e         | 00           |   |
| 1                                                                                                     | 0   | 1        | 1f         | 00   | 0        | 1f         | 0     | 0    | 1  | 0    | 0        | 0        | 1f         | 00           |   |
| 1                                                                                                     | 0   | 1        | 20         | 00   | 0        | 1f         | 1     | 0    | 1  | 0    | 0        | 0        | <b>1</b> f | 00           |   |
|                                                                                                       |     |          |            |      | _        |            |       |      |    |      |          | _        |            |              |   |

Fig. 9. Icarus Verilog multiple-write test command line output.



Fig. 10. GTKWave simulation waveforms of multiple-write test.

In the multiple-read test, every memory address was read from at the index stored in the read position pointer. This verified that the data written in the multiple-read test was actually being properly stored in the buffer. However, an interesting problem arose: The data being driven onto the output bus was delayed by one clock cycle, and resulted in an inability to display the last address value since the empty flag was asserted before it could be displayed. Due to time constraints (and after several hours of attempting to eliminate this delay), no resolution was found and the flaw remains in the module. Before the first read operation, the overflow and full flags remained set. After the first read operation, the overflow and full flags were deasserted and the near-full flag was asserted. After the second read operation, the near-full flag was deasserted. Upon performing the 30th read operation, the near-empty flag (n\_e) was asserted, and upon performing the 32nd read operation, the near-empty flag was deasserted and the empty flag was asserted. When trying to perform a 33rd read operation, the underflow flag (u\_f) was asserted. The Icarus Verilog command line output of the multiple-read test can be seen in figure 11. GTKWave simulation waveforms of the test can be seen in figure 12.



Fig. 11. Icarus Verilog multiple-read test command line output.

| Signals       | Waves                                                                                                                        |
|---------------|------------------------------------------------------------------------------------------------------------------------------|
| Time          | ns 1500 ns 1600 ns 1700 ns 1800 ns 1900 ns 2 ds 2100 ns 2200 ns 2300 ns 2400 ns 2500 ns 2600 ns 270                          |
| clk           |                                                                                                                              |
| rst           |                                                                                                                              |
| rd_en         |                                                                                                                              |
| wr_en         |                                                                                                                              |
| data_in[7:0]  | 20                                                                                                                           |
| data_out[7:0] | 00 X01 X02 X03 X04 X05 X06 X07 X08 X09 X0A X08 X0C X0D X0E X0F X10 X11 X12 X13 X14 X15 X16 X17 X18 X19 X1A X1B X1C X1D X1E   |
| count[4:0]    | -XIE XID XIC XIB XIA XI9 XI8 XI7 XI6 XI5 XI4 XI3 XI2 XII XIO XOF XOE XOD XOC XOB XOA XO9 XO9 XO7 XO6 XO5 XO4 XO3 XO2 XO1 XOO |
| wr_pos[4:0]   | IF .                                                                                                                         |
| near_full     |                                                                                                                              |
| full          |                                                                                                                              |
| overflow      |                                                                                                                              |
| rd_pos[4:0]   | +X01 X02 X03 X04 X05 X06 X07 X08 X09 X0A X0B X0C X0D X0E X0F X10 X11 X12 X13 X14 X15 X16 X17 X18 X19 X1A X1B X1C X1D X1E X1F |
| valid         |                                                                                                                              |
| near_empty    |                                                                                                                              |
| empty         |                                                                                                                              |
| underflow     |                                                                                                                              |

Fig. 12. GTKWave simulation waveforms of multiple-read test.

In the simultaneous read/write test, the reset input (rst) was asserted and cleared the buffer. While each proceeding write operation happened only once, they appeared to happen in duplicate due to the \$monitor system task detecting a change in the data input bus before a corresponding change in the write position pointer and depth counter (cnt). After the fifth write operation, the read enable signal was asserted and the buffer began simultaneously reading and writing. For the remaining clock cycles, new data is being written to the buffer as it is reading previously written data. The Icarus Verilog command line output of the simultaneous read/write test can be seen in figure 13. GTKWave simulation waveforms of the test can be seen in figure 14.

| Resetting FIFO               |                                                            |     |      |      |   |     |     |     |   |     |     |   |      |      |     |
|------------------------------|------------------------------------------------------------|-----|------|------|---|-----|-----|-----|---|-----|-----|---|------|------|-----|
| SIMULTANEOUS READ/WRITE TEST |                                                            |     |      |      |   |     |     |     |   |     |     |   |      |      |     |
|                              |                                                            |     |      |      |   |     |     |     |   |     |     |   |      |      | ļ ļ |
| w_e                          | r_e                                                        | rst | d_in | Dout | ٧ | cnt | o_f | u_f | f | n_f | n_e | e | wr_p | rd_p |     |
|                              |                                                            |     |      |      | - |     |     |     | - |     |     | - |      |      |     |
| 0                            | 0                                                          | 0   | 00   | 00   | 0 | 00  | 0   | 0   | 0 | 0   | 0   | 1 | 00   | 00   |     |
| 1                            | 0                                                          | 1   | 41   | 00   | 0 | 00  | 0   | 0   | 0 | 0   | 0   | 1 | 00   | 00   |     |
| 1                            | 0                                                          | 1   | 41   | 00   | 0 | 01  | 0   | 0   | 0 | 0   | 1   | 0 | 01   | 00   |     |
| 1                            | 0                                                          | 1   | 22   | 00   | 0 | 01  | 0   | 0   | 0 | 0   | 1   | 0 | 01   | 00   |     |
| 1                            | 0                                                          | 1   | 22   | 00   | 0 | 02  | 0   | 0   | 0 | 0   | 1   | 0 | 02   | 00   |     |
| 1                            | 0                                                          | 1   | 7d   | 00   | 0 | 02  | 0   | 0   | 0 | 0   | 1   | 0 | 02   | 00   |     |
| 1 1                          | 0                                                          | 1   | 7d   | 00   | 0 | 03  | 0   | 0   | 0 | 0   | 0   | 0 | 03   | 00   |     |
| 1                            | 0                                                          | 1   | ff   | 00   | 0 | 03  | 0   | 0   | 0 | 0   | 0   | 0 | 03   | 00   | İ   |
| 1                            | 0                                                          | 1   | ff   | 00   | 0 | 04  | 0   | 0   | 0 | 0   | 0   | 0 | 04   | 00   | İ   |
| 1                            | 0                                                          | 1   | 3a   | 00   | 0 | 04  | 0   | 0   | 0 | 0   | 0   | 0 | 04   | 00   | i   |
| 1                            | 0                                                          | 1   | 3a   | 00   | 0 | 05  | 0   | 0   | 0 | 0   | 0   | 0 | 05   | 00   | i   |
| 1 1                          | 1                                                          | 1   | 99   | 00   | 1 | 05  | 0   | 0   | 0 | 0   | 0   | 0 | 05   | 00   | i   |
| 1 1                          | 1                                                          | 1   | 99   | 41   | 1 | 05  | 0   | 0   | 0 | 0   | 0   | 0 | 06   | 01   | i   |
| 1 1                          | 1                                                          | 1   | 86   | 41   | 1 | 05  | 0   | 0   | 0 | 0   | 0   | 0 | 06   | 01   | il  |
| 1 1                          | 1                                                          | 1   | 86   | 22   | 1 | 05  | 0   | 0   | 0 | 0   | 0   | 0 | 07   | 02   | il  |
| 1 1                          | 1                                                          | 1   | bc   | 22   | 1 | 05  | 0   | 0   | 0 | 0   | 0   | 0 | 07   | 02   | il  |
|                              |                                                            |     |      |      |   |     |     |     |   |     |     |   |      | •    |     |
|                              |                                                            |     |      |      |   |     |     |     |   |     |     |   |      |      |     |
|                              |                                                            |     |      |      |   |     |     |     |   |     |     |   |      |      |     |
|                              |                                                            |     |      |      |   |     |     |     |   |     |     |   |      |      |     |
| PS C:                        | PS C:\Users\zaxaw\OneDrive\Documents\VERILOG\ECE526_Lab10> |     |      |      |   |     |     |     |   |     |     |   |      |      |     |

Fig. 13. Icarus Verilog simultaneous read/write test command line output.



Fig. 14. GTKWave simulation waveforms of simultaneous read/write test.

#### IV. CONCLUSION

This lab mostly demonstrated the principles of a first-in-first-out data buffer. The functionality of the FIFO module was validated through thorough testing including overflow and underflow. Under standard operations, as well as during simultaneous read/write sequences, the FIFO module's primary logic operated as intended.

However, the testing process revealed a one-clock cycle delay in the output data during the multiple-read test, which prevented the last address value from being displayed before the empty flag was asserted. Despite several hours devoted to diagnosing and attempting to correct this delay, the issue could not be resolved within the available time. This failure emphasizes the difficulty of managing synchronization and timing alignment in digital circuit design, even when core functionality appears valid. Overall, this lab demonstrated the importance of rigorous testing to identify limitations and provided valuable insights into the complexities of implementing different organization methods.

On a personal note, this one was very frustrating. I probably spent 8 hours on the read delay, and I still don't know how to fix the timing issue. If you have working code that you'd be comfortable sharing with me, I would love to see a proper design. Also, I know that we used MobaXterm as a class, but Icarus Verilog is so much more convenient without having to log in to the VPN and using a shell to remotely compile; it's also on Windows, Mac, and Linux so you can do all the things that bash or powershell or whatnot let you do, which was very nice. The waveform viewer is about on par with VCS, and from what I can tell isn't missing any key features. If you haven't heard of it, check it out:

https://steveicarus.github.io/iverilog/index.html

I learned a lot this semester. Thank you.

### **APPENDIX**

```
*** ECE 526 L Experiment #10
                                                          Zach Martin, Fall, 2024
      *** Synchronous FIFO
      ***
      *** Filename: FIFO.v
                                               Created by Zach Martin, 12/7/2024 ***
     11
     module FIFO (
12
        output reg [WIDTH-1:0] data_out, // Data output bus
         output valid, // Successful read flag
output [$clog2(DEPTH)-1:0] count, // Current depth of data counter
14
         output reg overflow, // Wrote-to-full flag
                                                // Read-from-empty flag
17
         output reg underflow.
         output full,
                                                // No-free-cells flag
         output near_full,
output near_empty,
                                               // Nearly-no-free-cells flag
19
                                               // Nearly-no-filled-cells flag
// No-filled-cells flag
21
         output empty,
22
         input [WIDTH-1:0] data_in,
                                                // Data input bus
24
         input clk.
                                                // Clock input
                                                 // Write-enable line
         input wr_en,
                                                // Read-enable line
// Active-low reset line
27
         input rst
29
     // Declare parameters
31
     parameter WIDTH = 8;
parameter DEPTH = 32;
                                    // Width of each memory location in bits
                                   // Number of memory locations in FIFO
32
     parameter near_e_depth = 2; // Distance from bottom to raise 'near_empty' flag
     parameter near_f_depth = 2; // Distance from top to raise 'near_full' flag
34
     // Declare loop counter used in reset
37
     integer i:
     // Declare internal memory and read and write pointers
39
     reg [WIDTH-1:0] fifo[DEPTH-1:0];
     reg [$clog2(DEPTH)-1:0] wr_pos = 'b0;
41
     reg [$clog2(DEPTH)-1:0] rd_pos = 'b0;
42
     // Assign depth of FIFO counter output and flags (except overflow/underflow)
44
     assign count = assign empty =
                           wr_pos - rd_pos;
46
                           (count == 0);
     assign near_empty = (count - 0),
assign near_empty = (count >= near_e_depth) && !empty;
assign near_full = (count >= (DEPTH-1 - near_f_depth)) && !full;
                       (count == DEPTH-1);
49
     assign full =
     assign valid =
                           (rd_en && !empty);
51
52
     // Run the synchronous FIFO
54
     always @(posedge clk or negedge rst) begin
          // RESET operation
         if (!rst) begin
              wr_pos = 'b0; rd_pos = 'b0;
for (i = 0; i < DEPTH; i = i + 1)
| fifo[i] = 'b0;
59
             data_out = fifo[rd_pos];
overflow = 1'b0;
61
63
              underflow = 1'b0;
          end else begin
64
66
              // WRITE operation
              if (wr_en && !full) begin
68
                  fifo[wr_pos] = data_in;
                  underflow = 1'b0;
wr_pos = (wr_pos + 1);
69
             end else if (wr_en && full)
  overflow = 1'b1;
73
74
              // READ operation
              if (rd_en && !empty) begin
              data_out = fifo[rd_pos];

overflow = 1'b0;

rd_pos = (rd_pos + 1);

end else if (rd_en && empty) begin

underflow = 1'b1;
79
81
82
83
84
     end
```

FIFO.sv file.

```
FIFO thisy
    initial begin
                                                                              73
     *** ECE 526 L Experiment #10
                                             Zach Martin, Fall, 2024
                                                                      ***
                                                                              75
                                                                                       // Start with RESET to determine initial conditions
     *** Synchronous FIFO
                                                                              76
    ***
                                                                     ***
     77
    *** Filename: FIFO_tb.v
                             Created by Zach Martin, 12/7/2024 ***
                                                                              79
                                                                                       $display("\n");
    88
                                                                                       $display("|-----|");
                                                                                       11
                                                                              81
                    // Width of each memory location in bits
    define DEPTH 32 // Number of memory locations in FIFO
define CLK_T 20 // Test clock period
13
                                                                              83
                                                                              84
                                                                                       // WRITE to every location plus one
15
                                                                              85
                                                                                       @(negedge clk) wr_en = 1; rd_en = 0; rst = 1;
    `timescale 1ns / 1ns
                                                                                       for (i = 1; i < DEPTH; i = i + 1) begin
                                                                              87
    module FIFO_tb ();
                                                                              88
                                                                                         $monitoroff:
                                                                                          @(negedge clk) data_in = i;
                                                                              89
    // Determines how to view waveforms depending on current compiler
                                                                              90
                                                                                          $monitoron;
21
    // I've been using Icarus so I can compile offline, it's pretty handy
     ifdef __ICARUS__
                                                                              91
                                                                                       end
       initial begin
                                                                              92
                                                                                       @(negedge clk);
          $dumpfile("FIFO_tb.vcd");
                                                                              93
25
          $dumpvars(0, FIFO_tb);
                                                                              94
                                                                              95
                                                                                       $display("\n");
     elsif VCS
                                                                                       $display("|------|");
$display("|w_e|r_e|rst|d_in||Dout|v|cnt|o_f|u_f|f|n_f|n_e|e|wr_p|rd_p|");
                                                                              96
       initial begin
28
                                                                              97
        $vcdpluson;
29
                                                                              98
                                                                                       $display("|---|---|----|");
30
                                                                              99
31
    endif
                                                                                       // READ from every location plus one
                                                                             100
                                                                                       @(negedge clk) wr_en = 0; rd_en = 1;
for (i = 1; i < `DEPTH + 100; i = i + 1) begin
                                                                             101
    // Declare FIFO input registers (and establish clock procedure)
                                                                             102
    reg clk = 0; always #(`CLK_T) clk = (~clk);
reg [`WIDTH-1:0] data_in;
                                                                             103
                                                                                         @(negedge clk);
    reg wr en, rd en, rst;
                                                                             104
    // Declare FIFO output wires
38
                                                                             106
     wire ['WIDTH-1:0] data_out;
                                                                             107
                                                                                       // RESET ETEO
    wire valid:
                                                                             108
                                                                                       $monitoroff:
    wire [$clog2('DEPTH)-1:0] count;
                                                                                       $display("\n\t\tResetting FIF0....\n");
    wire overflow, underflow, full, near_full, near_empty, empty;
42
                                                                             110
                                                                                       rst = 0; wr_en = 0; rd_en = 0; data_in = 0;
                                                                                       $monitoron:
    // Declare loop counter used in multi-write and multi-read tests
44
46
                                                                                       $display("|-----|");
    // Instantiate a test FIFO module
                                                                             114
                                                                                       $display("|w_e|r_e|rst|d_in||Dout|v|cnt|o_f|u_f|f|n_f|n_e|e|wr_p|rd_p|");
$display("|---|---|---|---|---|---|");
48
    FIFO FIF032(
       .data_out (data_out),
                                                                             116
50
        .valid (valid),
51
                                                                             118
                                                                                       // WRITE five times, then begin reading and continue writing
52
        .overflow (overflow),
                                                                             119
                                                                                      @(negedge clk) rst = 1; wr_en = 1;
data_in = 'h41;
53
       .underflow (underflow),
                                                                             120
54
       .full (full),
                                                                                       @(negedge clk) data_in = 'h22;
                                                                             121
       .near_full (near_full),
                                                                                       @(negedge clk) data_in = 'h7d;
56
        .near_empty (near_empty),
                                                                                       @(negedge clk) data_in = 'hff;
57
       .empty (empty),
                                                                                       @(negedge clk) data_in = 'h3a;
58
                                                                             124
                                                                                       @(negedge clk) rd_en = 1;
                                                                                                                         // Begin reading
59
       .data_in (data_in),
                                                                                       | | data_in = 'h99;
@(negedge clk) data_in = 'h86;
60
        .clk (clk),
                                                                             126
                                                                                                                        // Continue writing
61
       .wr_en (wr_en),
.rd_en (rd_en),
62
                                                                                       @(negedge clk) data_in = 'hbc;
                                                                             128
63
        .rst (rst)
                                                                             129
64
                                                                             130
65
                                                                             131
                                                                                       #1 $display("\n"):
    // Define monitor string and formatting (this one's a bit long)
                                                                                       $display("|-----|\n");
    initial begin #1
                                                                             133
                                                                                       $finish:
    134
       wr_en, rd_en, rst, data_in, data_out, valid, count, overflow, underflow,
full, near_full, near_empty, empty, FIF032.wr_pos, FIF032.rd_pos);
69
                                                                             135
```

FIFO tb.sv file.