# BILKENT UNIVERSITY COMPUTER ENGINEERING DEPT.

CS224 LAB 6 SECTION 2

LAB REPORT



ZÜBEYİR BODUR 21702382

# 1. Cache Memory Problems & Program

## a) Question 1

Assuming that the main memory size is 0.5 GB, we will have 29 bits of memory address and the table asked in part 1 will be the following (answers are red colored).

| No. | Cache<br>Size<br>(KB) | N-Way<br>Cache | Word<br>Size<br>(bits) | Block<br>size (#<br>words) | # of<br>Sets | Tag<br>Size<br>(bits) | Set<br>Size<br>(bits) | Block<br>Offset<br>Size<br>(bits) | Byte<br>Offset<br>Size<br>(bits) | Block<br>Replacement<br>Policy<br>Needed<br>(Yes/No) |
|-----|-----------------------|----------------|------------------------|----------------------------|--------------|-----------------------|-----------------------|-----------------------------------|----------------------------------|------------------------------------------------------|
| 1   | 4                     | 1              | 32                     | 4                          | 256          | 17                    | 8                     | 2                                 | 2                                | No                                                   |
| 2   | 4                     | 2              | 32                     | 4                          | 128          | 18                    | 7                     | 2                                 | 2                                | Yes                                                  |
| 3   | 4                     | 4              | 32                     | 8                          | 64           | 18                    | 6                     | 3                                 | 2                                | Yes                                                  |
| 4   | 4                     | Full           | 32                     | 8                          | 1            | 24                    | 0                     | 3                                 | 2                                | Yes                                                  |
| 5   | 32                    | 1              | 16                     | 4                          | 1024         | 16                    | 10                    | 2                                 | 1                                | No                                                   |
| 6   | 32                    | 2              | 16                     | 4                          | 512          | 17                    | 9                     | 2                                 | 1                                | Yes                                                  |
| 7   | 32                    | 4              | 8                      | 16                         | 512          | 16                    | 9                     | 4                                 | 0                                | Yes                                                  |
| 8   | 32                    | Full           | 8                      | 16                         | 1            | 25                    | 0                     | 4                                 | 0                                | Yes                                                  |

# b) Question 2

C = 16 words, b = 4 words and N = 1 is given.

i. 2-a

| Instruction        | Iteration No. |     |     |     |     |  |  |
|--------------------|---------------|-----|-----|-----|-----|--|--|
| mstruction         | 1             | 2   | 3   | 4   | 5   |  |  |
| lw \$t1, 0xA4(\$0) | Compulsory    | Hit | Hit | Hit | Hit |  |  |
| lw \$t2, 0xAC(\$0) | Hit           | Hit | Hit | Hit | Hit |  |  |
| lw \$t3, 0xA8(\$0) | Hit           | Hit | Hit | Hit | Hit |  |  |

#### ii. 2-b

C = 16 words, b = 4 words and N = 1.

We know that B = C / b, S = B / N. Then, we get C = N \* S \* b. We find number of sets as S = C / (N \* b) = 16 words / (1 \* 4 words) = 4.

In MIPS, 1 word = 32 bits = 4 bytes

Block offset size =  $log_2b = log_24 = 2$ 

Set offset size =  $log_2S = log_24 = 2$ 

Byte offset size =  $log_2(single word size in bytes) = log_24 = 2$ 

Tag size = 32 - (byte offset size + set offset size + block offset size) = 32 - 6 = 26

A single set has 26 + 1 + 4 \* (32) = 155 bits

The cache has 155 \* 4 = 620 bits

#### iii. 2-c

- 1 EQUALITY COMPARATOR to check if tags are equal
- 1 AND gate for anding the valid bit and output of the comparator.
- 1 4:1 MULTIPLEXER to select the correct data according to byte offset.

#### c) Question 3

C=8 words, b=1 words and N=2 is given and we know that block replacement policy is LRU. Assuming the MIPS code in question 2, the answers are below.

i. 3-a

| Instruction        |            | Iteration No. |     |     |     |  |  |  |
|--------------------|------------|---------------|-----|-----|-----|--|--|--|
| mstruction         | 1          | 2             | 3   | 4   | 5   |  |  |  |
| lw \$t1, 0xA4(\$0) | Compulsory | Hit           | Hit | Hit | Hit |  |  |  |
| lw \$t2, 0xAC(\$0) | Compulsory | Hit           | Hit | Hit | Hit |  |  |  |
| lw \$t3, 0xA8(\$0) | Compulsory | Hit           | Hit | Hit | Hit |  |  |  |

#### ii. 3-b

C = 8 words, b = 1 words and N = 2.

We know that B = C / b, S = B / N. Then, we get C = N \* S \* b. We find number of sets as S = C / (N \* b) = 8 words / (2 \* 1 words) = 4.

In MIPS, 1 word = 32 bits = 4 bytes

Block offset size =  $log_2b = log_21 = 0$ 

Set offset size =  $log_2S = log_24 = 2$ 

Byte offset size =  $log_2(single word size in bytes) = log_24 = 2$ 

Tag size = 32 - (byte offset size + set offset size + block offset size) = 32 - 4 = 28

A single set has (28 + 1 + 32) \* 2 + 1 = 123 bits

The cache has 123 \* 4 = 492 bits

#### iii. 3-c

- 2 EQUALITY COMPARATOR to check if tags are equal in Way0 & Way1.
- $2\ \text{AND}$  gate for anding the valid bits and output of the comparators, to get  $\text{Hit}_1$  and  $\text{Hit}_0.$ 
  - 1 OR gate for oring the Hit<sub>1</sub> and Hit<sub>0</sub>.
  - 1 2:1 MULTIPLEXER to select the correct data according to Hit<sub>1</sub>.

## d) Question 4

The MIPS program for this question is below:

```
# CS224 Lab6
# Part 1 Question 4
# Author: Zübeyir Bodur
# ID: 21702382
# MIPS Program for a square Matrix
ui_loop:
              $a0, endl
    la
              print_str
    jal
    # PRINT 1
              $a0, first_option
    jal
              print_str
    # PRINT 2
              $a0, second_option
```

```
jal
              print_str
    #PRINT 3
              $a0, third_option
    la
              print_str
    jal
    # PRINT 4
              $a0, fourth_option
    la
    jal
              print_str
    # PRINT 5
              $a0, fifth_option
    la
    jal
              print_str
    # ASK INPUT
    jal
              input_int
    # BRANCH INPUTS
    beq
              $v0, 1, init
    beq
              $v0, 2, display
    beq
              $v0, 3, rowsum
    beq
              $v0, 4, colsum
    beq
              $v0, 5, endui_loop
              ui_loop
    init:
         la
                   $a0, ask_n
         jal
                   print_str
                   input_int
         jal
                   $s1, $v0 # store N in s1
         move
         move
                   $a0, $s1
         jal
                   createMatrix # allocate storage from heap
                   $s0, $v0 # store arr address in s0
         move
                   $a0, $s0
         move
                   $a1, $s1
         move
         jal
                   initMatrix
                                  # fill matrix
                   ui_loop
    display:
                   $a0, $s0
         move
         move
                   $a1, $s1
                   displayMatrix
         jal
                   ui_loop
         j
    rowsum:
                   $a0, $s0
         move
                   $a1, $s1
         move
         jal
                   rowMajorSum
         move
                   $s2, $v0 # s2 will store the sum
                   $a0, result
         la
         jal
                   print_str
                   $a0, $s2
         move
         jal
                   print_int
                   ui_loop
         j
    colsum:
                   $a0, $s0
         move
         move
                   $a1, $s1
                   colMajorSum
         jal
                   $s2, $v0 # s2 will store the sum
         move
                   $a0, result
         la
         jal
                   print_str
                   $a0, $s2
         move
         jal
                   print_int
                   ui_loop
endui_loop:
         $v0, 10
syscall
```

li

```
#====SUBPROGRAMS======
# Create an array of size N^2
# to represent a square matrix NxN
# Arguments = >
    $a0 - N, number of rows & columns
    in the NxN square matrix
# Returns = >
    $v0 - address of the array
createMatrix:
                                 # n := n * n
    mul
              $a0, $a0, $a0
                                 # n := 4 * n
    mul
              $a0, $a0, 4
    li
              $v0, 9
    syscall
    jr
              $ra
# Initialize the matrix in the given address
# the contents will be ....
#1
                            3
                                                    N
              N+2
                            N+3
# N+1
                                                    2N
# 2N+1
              2N+2
                            2N + 3
                                                    3N
#.
#.
\# (N-1)N+1 (N-1)N+2
                            (N-1)N+3
                                                    N^2
# However, the array will start from (1, 1), follows the
# rows and ends at N^2.
# Arguments = >
    $a0 - address of the array
    $a1 - N
# Returns = >
initMatrix:
              $a1, $a1, $a1
                                      # N := N^2
    mul
    addi $t0, $0, 1
    addi $a1, $a1, 1
    blt
              $t0, $a1, loop_0
                                      # for (t0 = 1; t0 < N^2 + 1;...)
              endloop_0
    j
loop_0:
                                      \# arr[i] = $t0
              $t0, 0($a0)
    sw
    addi $a0, $a0, 4
                                 # i++
    addi $t0, $t0, 1
                                 # $t0++
    blt
              $t0, $a1, loop_0
endloop_0:
              $ra
    jr
# Computes the row major sum of the given
# NxN sqr. matrix
# in address $a0
# Arguments = >
#
    $a0 - address of the array
#
    $a1 - N
# Returns = >
    $v0 - row major sum
rowMajorSum:
    addi $sp, $sp, -4
              $ra, 0($sp)
    SW
    addi $v0, $0, 0
                                 \# sum := 0
    addi $t0, $0, 1
                                 \# rowno := 1
```

```
blt
              $t0, $a1, loop_1
                                       # for (rowno = 1; rowno < N + 1;...)
         endloop_1
    loop_1:
         addi $t2, $0, 0 # rowsum := 0
         addi $t1, $0, 1 # colno := 1
                                       # for (colno = 1; colno < N + 1;...)
                   $t1, $a1, loop_2
              endloop_2
         loop_2:
              addi $sp, $sp, -24
                        $a0, 0($sp)
              sw
                        $a1, 4($sp)
              sw
                        $a2, 8($sp)
              sw
                        $a3, 12($sp)
              sw
                        $v0, 16($sp)
              sw
                        $ra, 20($sp)
              sw
              addi $a1, $a1, -1
              move
                        $a2, $t0
              move
                        $a3, $t1
                        getVal
                                            # cell = get(row, col)
              jal
              add
                        $t2, $t2, $v0 # rowsum += cell
                        $a0, 0($sp)
              lw
                        $a1, 4($sp)
              lw
              lw
                        $a2, 8($sp)
              lw
                        $a3, 12($sp)
              lw
                        $v0, 16($sp)
              lw
                        $ra, 20($sp)
              addi $sp, $sp, 24
              addi $t1, $t1, 1
                                  # colno++
              blt
                        $t1, $a1, loop_2
         endloop_2:
                   $v0, $v0, $t2
         add
                                       # sum += rowsum
         addi $t0, $t0, 1
                                  # rowno++
         blt
                   $t0, $a1, loop_1
    endloop_1:
              $ra, 0($sp)
    lw
    addi $sp, $sp, 4
              $ra
# Computes the column major sum of the given
# NxN sqr. matrix
# in address $a0
# Arguments = >
    $a0 - address of the array
    $a1 - N
# Returns = >
    $v0 - row major sum
colMajorSum:
    addi $sp, $sp, -4
              $ra, 0($sp)
    SW
    addi $v0, $0, 0
                             \# sum := 0
    addi $t0, $0, 1
                             \# colno := 1
    addi $a1, $a1, 1
                             # N := N + 1
    blt
              $t0, $a1, loop_3
                                  # for (colno = 1; colno < N + 1;...)
         endloop_3
    loop_3:
         addi $t2, $0, 0
                                  \# colsum := 0
```

# N := N + 1

addi \$a1, \$a1, 1

```
addi $t1, $0, 1
                                  \# rowno := 1
                   $t1, $a1, loop_4
                                      # for (rowno = 1; rowno < N + 1;...)
              endloop_4
         loop_4:
              addi $sp, $sp, -24
                        $a0, 0($sp)
              sw
              sw
                        $a1, 4($sp)
                        $a2,8($sp)
              sw
                        $a3, 12($sp)
              sw
                        $v0, 16($sp)
              sw
                        $ra, 20($sp)
              sw
              addi $a1, $a1, -1
              move
                        $a2, $t1
                        $a3, $t0
              move
                        getVal
                                       # cell = get(row, col)
              jal
                                      # colsum += cell
              add
                        $t2, $t2, $v0
                        $a0, 0($sp)
              lw
              lw
                        $a1, 4($sp)
              lw
                        $a2,8($sp)
                        $a3, 12($sp)
              lw
                        $v0, 16($sp)
              lw
                        $ra, 20($sp)
              lw
              addi $sp, $sp, 24
              addi $t1, $t1, 1
                                  # rowno++
                        $t1, $a1, loop_4
              blt
         endloop_4:
                   v0, v0, t2 \# sum += colsum
         add
         addi $t0, $t0, 1
                             # colno++
         blt
                   $t0, $a1, loop_3
    endloop_3:
    lw
              $ra, 0($sp)
    addi $sp, $sp, 4
              $ra
# Displays the given NxN square matrix
# Arguments = >
#
    $a0 - address of the array
#
    $a1 - N
# Returns = >
displayMatrix:
    addi $t0, $0, 0 # index := 0
    mul
              $t3, $a1, $a1 # N := N^2
    blt
              $t0, $t3, loop_5
                                  # for (t0 = 0; t0 < N^2;...)
              endloop_5
    loop_5:
                   $t1, 0($a0)
                                  # $t1 := arr[index]
         lw
         addi $sp, $sp, -8
                   $a0, 0($sp)
         sw
                   $ra, 4($sp)
         sw
                   $a0, $t1
         move
                                  # print arr[i]
         ial
                   print int
         div
                   $t0, $a1
                        # $t2 := index % N
         mfhi $t2
         addi $t4, $a1, -1
                             # $t4 := N - 1
                   $t2, $t4, if_0
         beq
                        $a0, tab # print wspc otherwise
              la
                        endif_0
              j
```

```
if_0:
              la
                        $a0, endl # print \n if end of row
         endif_0:
         jal
                   print_str
                    $a0, 0($sp)
         lw
         lw
                   $ra, 4($sp)
         addi $sp, $sp, 8
         addi $a0, $a0, 4
                             # next adress
         addi $t0, $t0, 1
                             # index++
         blt
                   $t0, $t3, loop_5
    endloop_5:
              $ra
# Gets the value in (row, col)
# in the given matrix
# Arguments = >
#
    $a0 - address of the array
#
    $a1 - N
#
    $a2 - row no.
#
    $a3 - col no.
# Returns = >
    $v0 - value read from matrix array
getVal:
    # compute offset = N * (row no. - 1) + col no. - 1
    addi $a2, $a2, -1
    addi $a3, $a3, -1
              $a2, $a1, $a2
    mul
              a2, a2, a3 \# a2 = \# of indexes to add
    add
               $a2, $a2, 4
                             #$a2 = offset
    mul
    add
               $a0, $a0, $a2
    lw
               $v0, 0($a0)
                             # get the value
    jr
# Arguments = >
# Returns = >
    $v0 - int read
input_int:
              $v0,5
    li
    syscall
    jr
              $ra
# Arguments = >
   $a0 - str to print
# Returns = >
print_str:
    li
              $v0, 4
    syscall
              $ra
    jr
# Arguments = >
    $a0 - int to print
# Returns = >
print_int:
    li
              $v0, 1
    syscall
              $ra
    jr
         .data
first_option:
                   .asciiz "1- Create a square matrix with N # of rows\n"
```

 $second\_option: \qquad .asciiz \ "2- Display \ the \ square \ matrix \ "$ 

third\_option: .asciiz "3- Display sum of elements row-major\n" fourth\_option: .asciiz "4- Display sum of elements column-major\n"

 hyphen:
 .asciiz " - "

 endl:
 .asciiz "\n"

 wspc:
 .asciiz " "

 tab:
 .asciiz "\t"

# 2. Experiments with Data Cache Parameters

## a) Results for Matrix 1

Below experiment is done with a 50x50 square matrix.

#### i. Direct Mapped Cache

The table below shows the miss rates and number of misses in a row major addition using direct mapped cache.

| Cache Size<br>(bytes) |                            | Block size (words)         |                             |                                |                                 |  |  |  |  |
|-----------------------|----------------------------|----------------------------|-----------------------------|--------------------------------|---------------------------------|--|--|--|--|
|                       | 128                        | 256                        | 512                         | 1024                           | 2048                            |  |  |  |  |
| 8 KB                  | 277 Misses<br>0.85<br>% MR | 523 Misses<br>1.60 %<br>MR | 1030<br>Misses<br>3.15 % MR | 2955<br>Misses<br>9.04 %<br>MR | 5002<br>Misses<br>15.30 %<br>MR |  |  |  |  |
| 16 KB                 | 22 Misses<br>0.07 %<br>MR  | 12 Misses<br>0.04 %<br>MR  | 7 Misses<br>0.02 % MR       | 908 Misses<br>2.78 %<br>MR     | 907 Misses<br>2.78 %<br>MR      |  |  |  |  |
| 32 KB                 | 22 Misses<br>0.07 %<br>MR  | 12 Misses<br>0.04 %<br>MR  | 7 Misses<br>0.02 % MR       | 5 Misses<br>0.02 %<br>MR       | 4 Misses<br>0.01 %<br>MR        |  |  |  |  |
| 64 KB                 | 22 Misses<br>0.07 %        | 12 Misses<br>0.04 %        | 7 Misses<br>0.02 % MR       | 5 Misses<br>0.02 %             | 4 Misses<br>0.01 %              |  |  |  |  |

|        | MR           | MR           |           | MR           | MR           |
|--------|--------------|--------------|-----------|--------------|--------------|
| 128 KB | 22 Misses    | 12 Misses    | 7 Misses  | 5 Misses     | 4 Misses     |
|        | 0.07 %<br>MR | 0.04 %<br>MR | 0.02 % MR | 0.02 %<br>MR | 0.01 %<br>MR |



The table below shows the miss rates and number of misses in a column major addition using direct mapped cache.

| Cache Size<br>(bytes) | Block size (words)         |                         |                             |                                |                                 |  |
|-----------------------|----------------------------|-------------------------|-----------------------------|--------------------------------|---------------------------------|--|
|                       | 128                        | 256                     | 512                         | 1024                           | 2048                            |  |
| 8 KB                  | 669 Misses<br>2.05 %<br>MR | 719 Misses<br>2.19 % MR | 1128<br>Misses<br>3.45 % MR | 2955<br>Misses<br>9.03 %<br>MR | 5002<br>Misses<br>15.30 %<br>MR |  |

| 16 KB  | 22 Misses<br>0.07 %<br>MR | 12 Misses<br>0.04 %<br>MR | 7 Misses<br>0.02 % MR | 908 Misses<br>2.78 %<br>MR | 907 Misses<br>2.78 % MR |
|--------|---------------------------|---------------------------|-----------------------|----------------------------|-------------------------|
|        |                           |                           |                       |                            |                         |
| 32 KB  | 22 Misses                 | 12 Misses                 | 7 Misses              | 5 Misses                   | 4 Misses                |
|        | 0.07 %<br>MR              | 0.04 %<br>MR              | 0.02 % MR             | 0.02 %<br>MR               | 0.01 %<br>MR            |
| 64 KB  | 22 Misses                 | 12 Misses                 | 7 Misses              | 5 Misses                   | 4 Misses                |
|        | 0.07 %<br>MR              | 0.04 %<br>MR              | 0.02 % MR             | 0.02 %<br>MR               | 0.01 %<br>MR            |
| 128 KB | 22 Misses                 | 12 Misses                 | 7 Misses              | 5 Misses                   | 4 Misses                |
|        | 0.07 %<br>MR              | 0.04 %<br>MR              | 0.02 % MR             | 0.02 %<br>MR               | 0.01 %<br>MR            |



## ii. Fully Associative Cache, without LRU

The table below shows the miss rates and number of misses in a row major addition using fully associative cache without LRU block replacement policy - so it's totally random.

| Cache Size (bytes) | Block size (words)        |                           |                           |                           |                                 |  |  |
|--------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------------|--|--|
|                    | 128                       | 256                       | 512                       | 1024                      | 2048                            |  |  |
| 8 KB               | 23 Misses<br>0.07 %<br>MR | 12 Misses<br>0.04 % MR    | 10 Misses<br>0.03 %<br>MR | 10 Misses<br>0.03 %<br>MR | 5002<br>Misses<br>15.30 %<br>MR |  |  |
| 16 KB              | 22 Misses<br>0.07 %<br>MR | 12 Misses<br>0.04 %<br>MR | 7 Misses<br>0.02 % MR     | 5 Misses<br>0.02 %<br>MR  | 4 Misses<br>0.01 %<br>MR        |  |  |
| 128 KB             | 22 Misses<br>0.07 %<br>MR | 12 Misses<br>0.04 %<br>MR | 7 Misses<br>0.02 % MR     | 5 Misses<br>0.02 %<br>MR  | 4 Misses<br>0.01 %<br>MR        |  |  |



iii. Fully Associative Cache, with LRU

The table below shows the miss rates and number of misses in a row major addition using fully associative cache with LRU block replacement policy.

| Cache Size<br>(bytes) | Block size (words)        |                           |                       |                          |                                 |  |  |
|-----------------------|---------------------------|---------------------------|-----------------------|--------------------------|---------------------------------|--|--|
|                       | 128                       | 256                       | 512                   | 1024                     | 2048                            |  |  |
| 8 KB                  | 22 Misses<br>0.07 %<br>MR | 12 Misses<br>0.04 %<br>MR | 7 Misses<br>0.02 % MR | 5 Misses<br>0.02 %<br>MR | 5002<br>Misses<br>15.30 %<br>MR |  |  |
| 16 KB                 | 22 Misses<br>0.07 %<br>MR | 12 Misses<br>0.04 %<br>MR | 7 Misses<br>0.02 % MR | 5 Misses<br>0.02 %<br>MR | 4 Misses<br>0.01 %<br>MR        |  |  |

| 128 KB | 22 Misses    | 12 Misses    | 7 Misses  | 5 Misses     | 4 Misses     |
|--------|--------------|--------------|-----------|--------------|--------------|
|        | 0.07 %<br>MR | 0.04 %<br>MR | 0.02 % MR | 0.02 %<br>MR | 0.01 %<br>MR |



## iv. N-Way Set Associative Cache

The table below shows the miss rates and number of misses in a row major addition in medium miss rate configuration for different set sizes; using n-way set associative cache with LRU block replacement policy.

Medium Miss Rate Config: 16 KB Cache size, 128-2048 block size

| Set Size |     | Block size (words) |     |      |      |  |  |  |  |
|----------|-----|--------------------|-----|------|------|--|--|--|--|
|          | 128 | 256                | 512 | 1024 | 2048 |  |  |  |  |

| 1 | 22 Misses<br>0.07 %<br>MR | 12 Misses<br>0.04 %<br>MR | 7 Misses<br>0.02 % MR | 908 Misses<br>2.78 %<br>MR | 907 Misses<br>2.78 % MR  |
|---|---------------------------|---------------------------|-----------------------|----------------------------|--------------------------|
| 2 | 22 Misses<br>0.07 %<br>MR | 12 Misses<br>0.04 %<br>MR | 7 Misses<br>0.02 % MR | 5 Misses<br>0.02 %<br>MR   | 4 Misses<br>0.01 %<br>MR |
| 4 | 22 Misses<br>0.07 %<br>MR | 12 Misses<br>0.04 %<br>MR | 7 Misses<br>0.02 % MR | 5 Misses<br>0.02 %<br>MR   | -                        |



## v. Observations

Direct mapped cache observations:

• As of implementation row major addition was no different than column

major addition; only registers used for row and column numbers were replaced. However, column major summation had more miss rates than row major sum. The reason could be that the ordering of the accessing is changed in a way that it caused the data to be stored in the same sets.

- If the cache size is too small, miss rate increases as the block size increases (direct mapped cache graph 8 KB).
- If the cache size is too large, miss rate decreases as the block size increases (all 128 KB caches).
- If it's in between, it first decreases, then it increases.

Fully associative cache observations:

- Fully associated architecture had effect only on small size (8 KB) cache (poor miss rate result). It decreased the number of misses for small block sizes, but for large block sizes (2048 words), there were capacity conflicts.
- Using LRU had almost no effect in fully associated caches. It decreased the #
   of misses in 8 KB cache for a very small amount.

Using n-way set associative cache had very good effect to prevent conflict misses. For more than 1 set sizes, there were a significant decrease in misses for 1024 and 2048 word block sizes. The results for more than 1 set size were almost the same, so we can say that there were no "best" associativity.

#### b) Results for Matrix 2

Below experiment is done with a 100x100 square matrix.

## i. Direct Mapped Cache

The table below shows the miss rates and number of misses in a row major addition using direct mapped cache.

| Cache Size<br>(bytes) | Block size (words) |     |     |      |      |
|-----------------------|--------------------|-----|-----|------|------|
|                       | 128                | 256 | 512 | 1024 | 2048 |

| 8 KB   | 1356<br>Misses 1.04<br>% MR | 2597<br>Misses<br>1.99 %<br>MR | 5137<br>Misses<br>3.95 % MR | 10247<br>Misses<br>7.87 %<br>MR | 20002<br>Misses<br>15.36 %<br>MR |
|--------|-----------------------------|--------------------------------|-----------------------------|---------------------------------|----------------------------------|
| 16 KB  | 591 Misses<br>0.45 %<br>MR  | 1064<br>Misses<br>0.82 %<br>MR | 2068<br>Misses<br>1.59 % MR | 4106<br>Misses<br>3.15 %<br>MR  | 8197<br>Misses<br>6.30 %<br>MR   |
| 32 KB  | 336 Misses<br>0.26 %<br>MR  | 553 Misses<br>0.42 %<br>MR     | 1045<br>Misses<br>0.80 % MR | 2059<br>Misses<br>1.58 %<br>MR  | 4102<br>Misses<br>3.15 %<br>MR   |
| 64 KB  | 81 Misses<br>0.06 %<br>MR   | 42 Misses<br>0.03 %<br>MR      | 22 Misses<br>0.02 % MR      | 12 Misses<br>0.01 %<br>MR       | 7 Misses<br>0.01 %<br>MR         |
| 128 KB | 81 Misses<br>0.06 %<br>MR   | 42 Misses<br>0.03 %<br>MR      | 22 Misses<br>0.02 % MR      | 12 Misses<br>0.01 %<br>MR       | 7 Misses<br>0.01 %<br>MR         |



The table below shows the miss rates and number of misses in a column major addition using direct mapped cache.

| Cache Size<br>(bytes) |                             | Blo                         | ock size (wor               | ze (words)                      |                                  |  |  |
|-----------------------|-----------------------------|-----------------------------|-----------------------------|---------------------------------|----------------------------------|--|--|
|                       | 128                         | 256                         | 512                         | 1024                            | 2048                             |  |  |
| 8 KB                  | 8598<br>Misses<br>6.60 % MR | 5978<br>Misses<br>4.59 % MR | 6622<br>Misses<br>5.09 % MR | 10742<br>Misses<br>8.25 %<br>MR | 20002<br>Misses<br>15.36 %<br>MR |  |  |
| 16 KB                 | 8130<br>Misses<br>6.24 %    | 4742<br>Misses<br>3.64 %    | 3850<br>Misses<br>2.96 % MR | 4898<br>Misses<br>2.78 %        | 8494<br>Misses<br>6.52 % MR      |  |  |

|        | MR                             | MR                             |                             | MR                             |                                |
|--------|--------------------------------|--------------------------------|-----------------------------|--------------------------------|--------------------------------|
| 32 KB  | 3138<br>Misses<br>2.41 %<br>MR | 1969<br>Misses<br>1.51 %<br>MR | 1837<br>Misses<br>1.41 % MR | 2455<br>Misses<br>1.89 %<br>MR | 4300<br>Misses<br>3.30 %<br>MR |
| 64 KB  | 81 Misses<br>0.06 %<br>MR      | 42 Misses<br>0.03 %<br>MR      | 22 Misses<br>0.02 % MR      | 12 Misses<br>0.01 %<br>MR      | 7 Misses<br>0.01 %<br>MR       |
| 128 KB | 81 Misses<br>0.06 %<br>MR      | 42 Misses<br>0.03 %<br>MR      | 22 Misses<br>0.02 % MR      | 12 Misses<br>0.01 %<br>MR      | 7 Misses<br>0.01 %<br>MR       |



# ii. Fully Associative Cache, without LRU

The table below shows the miss rates and number of misses in a row

major addition using fully associative cache without LRU block replacement policy - so it's totally random.

| Cache Size (bytes) | Block size (words)        |                           |                           |                           |                                  |
|--------------------|---------------------------|---------------------------|---------------------------|---------------------------|----------------------------------|
|                    | 128                       | 256                       | 512                       | 1024                      | 2048                             |
| 8 KB               | 83 Misses<br>0.07 %<br>MR | 48 Misses<br>0.04 % MR    | 29 Misses<br>0.03 %<br>MR | 15 Misses<br>0.03 %<br>MR | 20002<br>Misses<br>15.30 %<br>MR |
| 16 KB              | 83 Misses<br>0.07 %<br>MR | 44 Misses<br>0.04 %<br>MR | 23 Misses<br>0.02 % MR    | 13 Misses<br>0.02 %<br>MR | 11 Misses<br>0.01 %<br>MR        |
| 128 KB             | 81 Misses<br>0.07 %<br>MR | 42 Misses<br>0.04 %<br>MR | 22 Misses<br>0.02 % MR    | 12 Misses<br>0.02 %<br>MR | 7 Misses<br>0.01 %<br>MR         |



iii. Fully Associative Cache, with LRU

The table below shows the miss rates and number of misses in a row major addition using fully associative cache with LRU block replacement policy.

| Cache Size (bytes) |                           | Block size (words)        |                        |                           |                                  |
|--------------------|---------------------------|---------------------------|------------------------|---------------------------|----------------------------------|
|                    | 128                       | 256                       | 512                    | 1024                      | 2048                             |
| 8 KB               | 81 Misses<br>0.06 %<br>MR | 42 Misses<br>0.03 %<br>MR | 22 Misses<br>0.02 % MR | 12 Misses<br>0.01 %<br>MR | 20002<br>Misses<br>15.36 %<br>MR |
| 16 KB              | 81 Misses<br>0.06 %<br>MR | 42 Misses<br>0.03 %<br>MR | 22 Misses<br>0.02 % MR | 12 Misses<br>0.01 %<br>MR | 7 Misses<br>0.01 %<br>MR         |

| 128 KB | 81 Misses    | 42 Misses    | 22 Misses | 12 Misses    | 7 Misses     |
|--------|--------------|--------------|-----------|--------------|--------------|
|        | 0.06 %<br>MR | 0.03 %<br>MR | 0.02 % MR | 0.01 %<br>MR | 0.01 %<br>MR |



## iv. N-Way Set Associative Cache

The table below shows the miss rates and number of misses in a row major addition in medium miss rate configuration for different set sizes; using n-way set associative cache with LRU block replacement policy.

Medium Miss Rate Configurations: 16 KB Cache size, 128-2048 block size

| Set Size | Block size (words)         |                                |                             |                                |                             |  |
|----------|----------------------------|--------------------------------|-----------------------------|--------------------------------|-----------------------------|--|
|          | 128                        | 256                            | 512                         | 1024                           | 2048                        |  |
| 1        | 591 Misses<br>0.45 %<br>MR | 1064<br>Misses<br>0.82 %<br>MR | 2068<br>Misses<br>1.59 % MR | 4106<br>Misses<br>3.15 %<br>MR | 8197<br>Misses<br>6.30 % MR |  |
| 2        | 81 Misses<br>0.06 %<br>MR  | 42 Misses<br>0.03 %<br>MR      | 22 Misses<br>0.02 % MR      | 12 Misses<br>0.01 %<br>MR      | 7 Misses<br>0.01 %<br>MR    |  |
| 4        | 81 Misses<br>0.06 %<br>MR  | 42 Misses<br>0.03 %<br>MR      | 22 Misses<br>0.02 % MR      | 12 Misses<br>0.01 %<br>MR      | -                           |  |



#### v. Observations

Direct mapped cache observations:

- For row-major summation, miss rates increased except for 128 KB. This shows that for too small caches, miss rates increase as the block size increases.
- For column-major summation, how the ordering of accessing made a negative effect, increasing overall miss rates. However, the pattern followed by caches in column-major graph, except 128 KB, shows us that chosen cache sizes was close to expected results in the book.
  - From these results in column-major summation, we can infer that, for a cache with decent settings, the miss rates first decrease then increase as the block size increases.
- Overall, in the experiments we get increase in miss rates, it means that cache
  is starting to get full and getting conflict misses. Where we get decrease in
  miss rates, it means that if the cache is large enough by increasing the block
  size, we can decrease compulsory misses.

Full associative cache observations:

- Using LRU policy has no remarkable effect in fully associative caches.
   Because if the cache doesn't get capacity misses, it starts to get conflict misses since the number of sets are one.
- Using full associative cache instead of direct mapped cache gives better results.

N-way set associative cache (w/ LRU) observations:

- If N = 1, it's simply a directed cache with LRU. LRU policy has a good effect and results in overall decrease in miss rates
- If N > 1, along with LRU, it makes a significant effect. If we use 8 KB cache and with N = 2, number of misses decrease by more than half. However, increasing N more than 2 doesn't give us better hit rates.

## c) Conclusion

Before moving on to the conclusion, we can put the graphs for 50x50 and 100x100 and visually compare them.







From this comparisons, we can directly observe that doing this experiment in 100x100 matrix is more accurate than 50x50 with selected cache and block sizes. We can infer this from the direct mapped cache comparisons. The reason is that, in 100x100 matrix, all caches except 128 KB follows the expected result given in the book. 50x50 matrix, however, only 16 KB cache in row-major addition and 8-16KB caches in column major addition follows this pattern. Hence, increasing the number of accesses gives more accurate results.

The second thing to observe between 100x100 vs 50x50 is that the cache's capacity gets more full in 100x100 matrix. From all the graphs, we can see that, in 50x50, there is a fall of before the rise, meaning the cache is starting to get full and it is having conflict misses. Conflict misses occur when the cache capacity is full, then we can infer that operations done in 100x100 matrix, obviously, consumes more data.