## **Computers** 1) Classes -desktop, laptop, tablet, (smart phones) - $\sim 1\%$ of all computers sold (10 bn in 2008) - $\cos t = $20 - 200$ 1.1) Personal - integrated into a larger device or system. - automotive (airbags, ABS) 1.2) Embedded - appliances (stove, microwave) - airplanes -~99% of all CPUs -cost: microchip PICI2:\$0.41 1.3) Servers, - provides service to many users. - cloud computing (Amazon ECL, MS Azure) - main frames (IBM system Z)-high reliability/uptime - supercomputers - weather modelling - protein folding - simulation - < 1% of all CPUs sold - cost ~\$2000 / chip. 2) Structure - Definition: a computer is a "programmable device that can store, retrieve, and process data. Computers of all classes can be decomposed into five types of functional units. ① Input: monse, punch card, touch screen, voice, comern & I/O Output: printer, spark plugs, screens

3 Storage: data and instructions (binary)
-memory is organized into a linear array of bytes.

- (4) ALU Arithmetic Logic Unit -penforms operations on data stored in registers. - add, multiply, AND, NOT, ...
- (5) Control Unit: -interpret instructions, fetch operands, controls ALU



PC = Program Counter Stores memory address of next instruction

IR = Instruction Register Stores the instruction read from memory

MAR = Memory Access Register
outputs address to memory MDR = Memory Data Register holds data/instructions from memory or going to memory

| HMK: Add R4,R2,R3 (R4←[R2]+[R3]) Store R4,LOC                                                                  |
|----------------------------------------------------------------------------------------------------------------|
| 4) Design Paradigm (2, 3,3)                                                                                    |
| CISC: Complex Instruction-Set Computer                                                                         |
| -machine instructions can perform complex operations<br>e.g. (x86) movsb capies an array of bytes              |
| -instructions are variable length.                                                                             |
| - operands come from registers or memory e.g. (M68K), ADD DØ, LDC (mem[LDC] < [DØ] *[mem[LOC]                  |
| e-g. (M68K), ADD DØ, LOC (mem[LOC] <- [DD] + [mem[LOC]                                                         |
| - complex addressing modes                                                                                     |
| e.g. (Mb8K) ADD DØ, (AØ)+                                                                                      |
| - Smaller object code                                                                                          |
| - direct support of HLL constructs.                                                                            |
| -ease of assembly language programming                                                                         |
| - hardware is difficult to pipeline (speed up)                                                                 |
| RISC: Reduced Instruction-Set Computer                                                                         |
| - fewer, simpler instructions                                                                                  |
| -load/store architecture                                                                                       |
| -load/store architecture -only load or store instructions access memory -ALU operands only come from registers |
| e.g. (ARM) ldr r1, LOC<br>add r1, rø, r1                                                                       |
| ldr r2,=LOC<br>str r1,[r2]                                                                                     |

| -object code is larger (by ~30%)                                                   |
|------------------------------------------------------------------------------------|
| - hardwire easier to pipeline Sixed length instructions                            |
| 5) Register Transfer Notation (2.3.1)                                              |
| (no standard)                                                                      |
| - expresses the semantics of instruction execution as douten transfers and control |
| flow (logic)                                                                       |
| - memory locations are assigned labels e.g. LOC, A                                 |
| ,                                                                                  |
| - registers are named RØ, RI, PC, IR                                               |
| - $[x]$ denotes contents of $x$ .                                                  |
| e.g. [LOC]: contents of memory at LOC                                              |
| [RØ]: contents of register RØ                                                      |
| [[RP]]: contents of memory out the location specified by contents                  |
| location specified by contents                                                     |
| of RØ                                                                              |
| , denotes parallel                                                                 |
|                                                                                    |
| ; denotes sequential                                                               |
|                                                                                    |

e.g. ADD R4, R2, R3  $R4 \leftarrow [R2] + [R3]$ instruction Solch  $MAR \leftarrow [PC], RW \leftarrow 1, PC \leftarrow [PC] + 4;$ 

IR < [MOR]