## Homework #5 Solution

Problem 1)

Below is the listing of one possible solution to this problem. This page contains the UART module.

```
#include <systemc.h>
#include "read master if.h"
#include "CPU.h"
#include <list>
using namespace std;
class UART : public sc module, read master if<char>
public:
 sc export<read master if<char> > slave;
 list<char> buffer;
 SC_HAS_PROCESS(UART);
 UART(sc module name name) : sc module(name) {
   SC THREAD (main);
   slave.bind(*this);
  void read(int addr, char &c) {
   if (addr == 0) {
        if (buffer.size()>0) c=1;
        else c=0;
        return;
      }
      else {
      if (buffer.size()>0) {
          c=buffer.front();
          buffer.pop_front();
        else c=0;
        return;
      }
  }
  void main() {
   const char *str = "Hello, World!\n";
      const char *p = str;
   while (true) {
        cout << sc_time_stamp().to_string() << " UART receiving "</pre>
<< *p << endl;
        buffer.push back(*p++);
        if (!*p) p=str;
        wait(100, SC NS);
} ;
```

This page contains the top-level module for the system.

```
class top : public sc_module
{
  public:
    CPU cpu_inst;
    UART uart_inst;

  top(sc_module_name name) :
    sc_module(name),
    cpu_inst("cpu0"),
    uart_inst("uart0")
  {
    cpu_inst.master(uart_inst.slave);
  }
};

int sc_main (int argc, char *argv[])
  {
    top top1("top0");
    sc_start(1000, SC_NS);
    cout << end1 << end1;
    return 0;
}</pre>
```

This page contains the simulation output for the system.

```
0 s CPU read 0 from address 0
0 s UART receiving H
20 ns CPU read 1 from address 0
40 ns CPU read H from address 1
60 ns CPU read 0 from address 0
80 ns CPU read 0 from address 0
100 ns UART receiving e
100 ns CPU read 1 from address 0
120 ns CPU read e from address 1
140 ns CPU read 0 from address 0
160 ns CPU read 0 from address 0
180 ns CPU read 0 from address 0
200 ns UART receiving 1
200 ns CPU read 1 from address 0
220 ns CPU read 1 from address 1
240 ns CPU read 0 from address 0
260 ns CPU read 0 from address 0
280 ns CPU read 0 from address 0
300 ns UART receiving 1
300 ns CPU read 1 from address 0
320 ns CPU read 1 from address 1
340 ns CPU read 0 from address 0
360 ns CPU read 0 from address 0
380 ns CPU read 0 from address 0
400 ns UART receiving o
400 \text{ ns CPU read 1 from address 0}
420 ns CPU read o from address 1
440 ns CPU read 0 from address 0
460 ns CPU read 0 from address 0
480 ns CPU read 0 from address 0
500 ns UART receiving ,
500 ns CPU read 1 from address 0
520 \text{ ns CPU read} , from address 1
540 ns CPU read 0 from address 0
560 ns CPU read 0 from address 0
580 ns CPU read 0 from address 0
600 ns UART receiving
600 ns CPU read 1 from address 0
620 ns CPU read from address 1
640 ns CPU read 0 from address 0
660 ns CPU read 0 from address 0
680 ns CPU read 0 from address 0
700 ns UART receiving W
700 ns CPU read 1 from address 0
720 ns CPU read W from address 1
740 ns CPU read 0 from address 0
760 ns CPU read 0 from address 0
780 ns CPU read 0 from address 0
800 ns UART receiving o
800 ns CPU read 1 from address 0
820 ns CPU read o from address 1
840 ns CPU read 0 from address 0
860 ns CPU read 0 from address 0
880 ns CPU read 0 from address 0
900 ns UART receiving r
900 ns CPU read 1 from address 0
920 ns CPU read r from address 1
940 ns CPU read 0 from address 0
960 ns CPU read 0 from address 0
980 ns CPU read 0 from address 0
```

Problem 2)

The code below shows the new version of the producer:

```
class producer : public sc module, sc fifo in if<char>
public:
  sc export<sc fifo in if<char> > out;
  sc event read event, write event;
  list<char> fifo;
 int fifo max;
  SC HAS PROCESS (producer);
  producer(sc module name name, int size) : sc module(name) {
   SC THREAD (main);
    out.bind(*this);
   fifo max=size;
  bool nb_read(char &c) { return true; } // Not implemented
  const sc event & data written event() const { return write event; }
  char read() { return \overline{0}; } // \overline{N}ot implemented
  int num_available() const { return fifo.size(); }
  void read( char &c ) {
   while (num available() == 0)
     wait( write event );
   c=fifo.front();
   fifo.pop front();
   read event.notify(SC ZERO TIME);
  }
  void main () {
   const char *str = "Hello, World!\n";
    const char *p = str;
    while (true) {
      if (rand()%3==0) { // 1-in-3 chance of executing}
        cout << sc_time_stamp().to_string() << " (" << (fifo_max - fifo.size()) ;</pre>
        cout << " free) producer writing " << *p << " to fifo\n";</pre>
        if (fifo.size() == fifo max)
         wait( read event );
        fifo.push back(*p++);
        write_event.notify(SC_ZERO TIME);
        cout << sc_time_stamp().to_string() << " (" << (fifo max - fifo.size());</pre>
        cout << " free) producer wrote to fifo\n";</pre>
        if (!*p) p=str;
      wait(10, SC NS);
};
```

The code below shows the new top module function, with differences highlighted in red. As with the *export\_fifo* example, there is no fifo channel. The consumer and sc\_main function are unchanged. The output is also unchanged, though your output may differ slightly.