## Memory

RAM – Random Access Memory

Used for storing variables for programs

ROM - Read Only Memory

Typically used for booting

ROM and RAM both allow for random access

- RAM ⇔ read/write RAM
- ROM ⇔ read only RAM

How many gigs of RAM can a 32 bit OS use?

**4** GB = 2^32 = 4294967296 bytes



# RAM Configuration

- An n x m RAM has n locations each of size m
  - Example 4K x 128 :
    - 4096 locations (1K = 1024)
    - The data in each location is 128 bits long
  - m is the size of the d\_in bus and the d\_out bus
  - on and m have no relationship
  - The size of the address bus is log<sub>2</sub>n. Each location has a unique address





## VHDL for Simple RAM

```
entity raminfer is
   generic (addr width : integer := 6; --default to a 64 x 256 RAM
           data width : integer := 8);
   port (
        clk : in std logic;
        we : in std logic;
        addr : in std logic vector((addr width - 1) downto 0);
        d in : in std logic vector(data width - 1 downto 0);
        d out : out std logic vector(data width - 1 downto 0));
end raminfer:
architecture rtl of raminfer is
type ram type is array ((2**addr width - 1) downto 0) of std logic vector (data width - 1 downto 0);
signal RAM : ram type;
begin
process(clk)
  begin
  if (clk'event and clk = '1') then
     if (we = '1') then
        RAM(to integer(unsigned(addr))) <= d in;</pre>
      end if:
     d out <= RAM(to integer(unsigned(addr)));
   end if:
end process;
end rtl;
```



# RAM Synthesis

#### Flow Summary Flow Status Successful - Sun Oct 26 14:20:11 2014 Ouartus II 32-bit Version 13.0.1 Build 232 06/12/2013 SP 1 SJ Full Version Revision Name Top-level Entity Name raminfer Family Cyclone II EP2C35F672C6 Device Timing Models Final 0 / 33,216 (0 %) Total logic elements Total combinational functions 0 / 33,216 (0 %) Dedicated logic registers 0 / 33,216 (0 %) Total registers 82 / 475 (17 %) Total pins Total virtual pins Total memory bits 512 / 483,840 ( < 1 % ) Embedded Multiplier 9-bit elements 0/70(0%) Total PLLs 0/4(0%) $64 \times 8 = 512$

#### Distributed RAM

- FPGA logic blocks have configurable lookup tables
- Each LUT can be used as a couple bits of RAM
- Many LUTs can be chained together to create a larger RAM block

#### **Block RAM**

Dedicated memory containing several kilobytes of RAM

### RAM RTL View





### ROM

```
ENTITY hex to ssd IS
PORT (inputs : IN STD_LOGIC_VECTOR (3 DOWNTO 0);
     clk : IN STD LOGIC;
     outputs : OUT STD LOGIC VECTOR(6 DOWNTO 0));
END hex_to_ssd;
   STRUCTURE ARCHITECTURE BODY
ARCHITECTURE structure OF hex to ssd IS
   TYPE SSD_array IS ARRAY (0 to 9) OF STD_LOGIC_VECTOR (6 DOWNTO 0);
    SIGNAL SSD: SSD array :=("10000000","1111001","0100100","0110000",
                                   "0011001", "0010010", "0000010", "1111000",
                                   "0000000", "0010000");
begin
process (clk)
 begin
   if (rising edge(clk)) then
      outputs <= SSD (to integer(unsigned(inputs)));</pre>
    end if:
end process;
END structure;
```

How does ROM differ from RAM?

The configuration is the same (n x m)

ROM is inferred when VHDL is written as a look up table case array



### **ROM RTL View**



