

# DesignWare DW8051 MacroCell Databook

DesignWare MacroCells
DW8051

## **Copyright Notice and Proprietary Information**

Copyright © 2004 Synopsys, Inc. All rights reserved. This software and documentation contain confidential and proprietary information that is the property of Synopsys, Inc. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Synopsys, Inc., or as expressly provided by the license agreement.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### Disclaimer

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

### Registered Trademarks (®)

Synopsys, AMPS, Arcadia, C Level Design, C2HDL, C2V, C2VHDL, Cadabra, Calaveras Algorithm, CATS, COSSAP, CSim, DelayMill, Design Compiler, DesignPower, DesignWare, EPIC, Formality, HSPICE, Hypermodel, I, iN-Phase, InSpecs, in-Sync, Leda, MAST, Meta, Meta-Software, ModelAccess, ModelTools, NanoSim, OpenVera, PathMill, Photolynx, Physical Compiler, PowerMill, PrimeTime, RailMill, Raphael, RapidScript, Saber, SiVL, SmartLogic, SNUG, SolvNet, Stream Driven Simulator, Superlog, System Compiler, Testify, TetraMAX, TimeMill, TMA, VCS, Vera, and Virtual Stepper are registered trademarks of Synopsys, Inc.

#### Trademarks (™)

abraCAD, abraMAP, Active Parasitics, AFGen, Apollo, Apollo II, Apollo-DPII, Apollo-GA, ApolloGAII, Astro, Astro-Rail, Astro-Xtalk, Aurora, AvanTestchip, AvanWaves, BCView, Behavioral Compiler, BOA, BRT, Cedar, ChipPlanner, Circuit Analysis, Columbia, Columbia-CE, Comet 3D, Cosmos, CosmosEnterprise, CosmosLe, CosmosScope, CosmosSE, Cyclelink, Davinci, DC Expert, DC Expert Plus, DC Professional, DC Ultra, DC Ultra Plus, Design Advisor, Design Analyzer, Design Vision, DesignerHDL, DesignTime, DFM-Workbench, DFT Compiler, Direct RTL, Direct Silicon Access, DW8051, DWPCI, Dynamic-Macromodeling, Dynamic Model Switcher, ECL Compiler, ECO Compiler, EDAnavigator, Encore, Encore PQ, Evaccess, ExpressModel, Floorplan Manager, Formal Model Checker, FoundryModel, FPGA Compiler II, FPGA Express, Frame Compiler, Galaxy, Gatran, HDL Advisor, HDL Compiler, Hercules, Hercules-Explorer, Hercules-III, Hierarchical Optimization Technology, High Performance Option, HotPlace, HSPICE-Link, iN-Tandem, Integrator, Interactive Waveform Viewer, i-Virtual Stepper, Jupiter, Jupiter-DP, JupiterXT, JupiterXT-ASIC, JVXtreme, Liberty, Libra-Passport, Library Compiler, Libra-Visa, LRC, Magellan, Mars, Mars-Rail, Mars-Xtalk, Medici, Metacapture, Metacircuit, Metamanager, Metamixsim, Milkyway, ModelSource, Module Compiler, NS-3200, MS-3400, Nova Product Family, Nova-ExploreRTL, Nova-Trans, Nova-VeriLint, Nova-VHDLlint, Optimum Silicon, Orion\_ec, Parasitic View, Passport, Planet, Planet-PL, Planet-RTL, Polaris, Polaris, Polaris-GBS, Polaris-MT, Power Compiler, PowerCODE, PowerGate, ProFPGA, Progen, Prospector, Proteus OPC, Protocol Compiler, PSMGen, Raphael-NES, RoadRunner, RTL Analyzer, Saturn, ScanBand, Schematic Compiler, Scirocco, Scirocco-i, Shadow Debugger, Silicon Blueprint, Silicon Early Access, SinglePass-SoC, Smart Extraction, SmartLicense, SmartModel Library, Softwire, Source-Level Design, Star, Star-DC, Star-MS, Star-MTB, Star-Power, Star-Rail, Star-RC, Star-RCXT, Star-Sim, Star-SimXT, Star-Time, Star-XP, SWIFT, Taurus, Taurus-Device, T

#### Service Marks (SM)

MAP-in, SVP Café, and TAP-in are service marks of Synopsys, Inc.

SystemC is a trademark of the Open SystemC Initiative and is used under license. AMBA is a trademark of ARM Limited. ARM is a registered trademark of ARM Limited. All other product or company names may be trademarks of their respective owners.

# **Contents**

| PrefacePreface                        |            |
|---------------------------------------|------------|
| Related Documents                     |            |
| Manual Overview                       |            |
| Typographical and Symbol Conventions  |            |
| Getting Help                          |            |
| Additional Information                | 10         |
| The Synopsys Web Site                 | 10         |
| Comments?                             | 10         |
| Chapter 1                             |            |
| Introduction                          | 11         |
| DW8051 MacroCell                      | 11         |
| DW8051 MacroCell Features             | 12         |
| DW8051 MacroCell Performance Overview | 12         |
| Application Software Compatibility    |            |
| Configurable Features                 | 14         |
| Synopsys coreConsultant               | 15         |
| Chapter 2                             |            |
| DW8051 Architectural Overview         | 17         |
| Input/Output Signals                  | 18         |
| User-Modifiable Parameters            |            |
| DW8051 Architecture                   | 23         |
| Memory Organization                   |            |
| Instruction Set                       | 27         |
| Instruction Timing                    |            |
| CPU Timing                            |            |
| Stretch Memory Cycles                 |            |
| Dual Data Pointers                    | 35         |
| Special Function Registers            | 36         |
| Chapter 3                             |            |
| DW8051 Hardware Description           | 41         |
| Timers/Counters                       |            |
|                                       | 42         |
| Timers 0 and 1                        | 42         |
| Timer Rate Control                    | 46         |
|                                       | 47         |
| Serial Interface                      | 51         |
|                                       | <b>5</b> 3 |
| Mode 0                                | 54         |
| Mode 1                                | 56         |
| Mode 2                                | 60         |

|    | Mode 3                                   | . 61 |
|----|------------------------------------------|------|
|    | Multiprocessor Communications            | . 62 |
|    | SFR Bus Peripheral Interface             | . 63 |
|    | External SFR Bus                         | . 63 |
|    | Bit Addressing                           | . 64 |
|    | Interrupts                               | . 64 |
|    | 803x/805x Compatibility                  | . 65 |
|    | Interrupt SFRs                           | . 66 |
|    | Interrupt Processing                     | . 69 |
|    | Interrupt Masking                        | . 70 |
|    | Interrupt Priorities                     | . 71 |
|    | Interrupt Sampling                       | . 71 |
|    | Interrupt Latency                        | . 71 |
|    | Single-Step Operation                    | . 72 |
|    | Reset                                    | . 72 |
|    | Power On Reset                           | . 72 |
|    | Standard Reset                           | . 73 |
|    | Power Saving Modes                       | . 76 |
|    | Idle Mode                                | . 76 |
|    | Stop Mode                                | . 78 |
| Ck | napter 4                                 |      |
|    | W8051 User Guide                         | Q1   |
| יע | Basic Design Flow                        |      |
|    | Getting Started                          |      |
|    | Specifying the Macrocell Configuration   |      |
|    | Simulating the DW8051 MacroCell          |      |
|    | Simulation Methods                       |      |
|    | Verification Activities                  |      |
|    | Synthesizing the DW8051 MacroCell        |      |
|    | Synthesis Guidelines and Recommendations |      |
|    | Default Synthesis Attributes             |      |
|    | Application-Specific Simulation          |      |
|    | Simulating Internal RAM                  |      |
|    | Simulating Internal ROM                  |      |
|    | Integrating DW8051 into a Design         |      |
|    | Interfacing to Internal RAM              |      |
|    | Interfacing to Internal ROM              |      |
|    | Interfacing to External Memory Devices   | 100  |
|    | Custom SFR Peripheral Integration        | 115  |
|    | Reading Designs Back in After Layout     | 118  |
|    | Manufacturing Test                       | 118  |
|    | Testing Internal RAM                     | 119  |
|    | Testing Internal ROM                     | 119  |
|    | Software Development and Debugging       | 119  |
|    |                                          |      |

| Chapter 5 DW8051 Test Suite                   | 121 |
|-----------------------------------------------|-----|
| Understanding the DW8051 MacroCell Test Suite |     |
| DW8051 Testbench Architecture                 |     |
| Test Programs                                 |     |
| Testbench Command File                        |     |
| Simulation Procedures                         |     |
| Creating and Executing Custom Tests           |     |
|                                               |     |
| Writing Test Programs                         |     |
| Assembling and Executing Custom Test Programs | 133 |
| Appendix A Opcode Tests  Appendix B           |     |
| DW8051/DS80C320 Differences                   |     |
| Serial Ports                                  |     |
| Timer 2                                       |     |
| Watchdog Timer                                | 149 |
| Power Fail Detector                           | 150 |
| Stop Mode                                     | 150 |
| Timed Access Protection                       | 150 |
| Parallel Ports                                | 150 |
| Appendix C coreKit Directory Structure        | 151 |
| Index                                         | 153 |

# **Preface**

The DW8051 MacroCell is a synthesizable, technology-independent microcontroller core that is object-code-compatible with the industry-standard 8051 microcontroller. The DW8051 MacroCell includes the DW8051 MacroCell and an example DW8051 design. The DW8051 MacroCell operates in the coreConsultant environment, which provides automatic configuration, verification, and synthesis for the DW8051 MacroCell.

Synopsys provides a flexible licensing option for the DW8051 MacroCell. The encrypted version of the DW8051 is available in the DesignWare Library at no additional cost. The DW8051 is also available in source RTL and can be licensed individually, on a per-use basis.

This databook provides:

- DW8051 MacroCell reference data
- Procedures to configure, verify, and synthesize the DW8051 MacroCell
- Information needed to integrate the DW8051 MacroCell into your design

### **Related Documents**

For additional documentation on DesignWare Library products visit:

http://www.synopsys.com/products/designware/docs

These Synopsys manuals supply additional information about Synopsys synthesis, simulation, and IP Reuse tools:

- Design Compiler Reference Manual
- Design Compiler Command-Line Interface Guide
- Design Compiler User Guide
- HDL Compiler for Verilog Reference Manual

In addition to this databook, the DW8051 includes the following documentation:

- The release notes are located in either of these installation locations:
  - o download dir/DW8051/3.70a/doc/d8051 rn.pdf
  - o workspace/doc/d8051\_rn.pdf

Additionally, there are other documents in the same locations, such as:

- o install.txt
- Application notes:
  - download\_dir/DW8051/3.70a/doc/d8051\_an.pdf

• coreConsultant User Guide – Synopsys supplies the coreConsultant tool with DesignWare MacroCells. The coreConsultant tool automates the configuration, verification, and synthesis of the DW8051 MacroCell. Some of the procedures in this databook refer you to the coreConsultant User Guide for additional information.

## **Manual Overview**

This manual contains the following chapters and appendixes:

| Preface                                   | Describes the manual and lists the typographical conventions and symbols used in it; tells how to get technical assistance.                     |
|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Chapter 1 "Introduction"                  | Provides an overview of the DW8051 MacroCell.                                                                                                   |
| Chapter 2 "DW8051 Architectural Overview" | Provides a technical overview and description of the DW8051 MacroCell architecture.                                                             |
| Chapter 3 "DW8051 Hardware Description"   | Provides technical data about the DW8051 MacroCell hardware operation and timing.                                                               |
| Chapter 4 "DW8051 User Guide"             | Describes how to use coreConsultant to install, verify, and synthesize DW8051.                                                                  |
| Chapter 5 "DW8051 Test Suite"             | Provides background information that you need to understand how the DW8051 test suite works and how to create and execute custom test programs. |
| Appendix A "Opcode Tests"                 | Describes the opcode tests and relevant instruction types.                                                                                      |
| Appendix B "DW8051/DS80C320 Differences"  | Describes important implementation differences between the DW8051 and the DS80C320.                                                             |
| Appendix C "coreKit Directory Structure"  | Briefly describes the structure of a coreConsultant workspace.                                                                                  |

# **Typographical and Symbol Conventions**

The following conventions are used throughout this document:

**Table 1: Documentation Conventions** 

| Convention | Description and Example                                                                                       |
|------------|---------------------------------------------------------------------------------------------------------------|
| %          | Represents the UNIX prompt.                                                                                   |
| Bold       | User input (text entered by the user). % cd \$LMC_HOME/hdl                                                    |
| Monospace  | System-generated text (prompts, messages, files, reports).  No Mismatches: 66 Vectors processed: 66 Possible" |

Convention **Description and Example** Italic or Italic Variables for which you supply a specific value. As a command line example: % setenv LMC\_HOME prod\_dir In body text: In the previous example, prod dir is the directory where your product must be installed. (Vertical rule) Choice among alternatives, as in the following syntax example: -effort\_level low | medium | high [ ] (Square brackets) Enclose optional parameters: pin1 [pin2 ... pinN] In this example, you must enter at least one pin name (pin1), but others are optional ([pin2 ... pinN]). TopMenu > SubMenu Pulldown menu paths, such as: File > Save As ...

**Table 1: Documentation Conventions (Continued)** 

# **Getting Help**

If you have a question while using Synopsys products, use the following resources:

- Product documentation installed on your network or located at the root level of your Synopsys CD-ROM.
- Product documentation for the latest version of all products on the Web:
  - http://www.synopsys.com/products/designware/docs
- Datasheets for all verification models and DesignWare Implementation IP available using the IP Directory:

http://www.synopsys.com/products/designware/ipdir/

- The online Support Center available at one of the following URLs:
  - For DesignWare MacroCells, DesignWare Foundation Library, or coreBuilder Tools: http://solvnet.synopsys.com/
  - o For Verification IP (SmartModels, FlexModels, DWMMs, VMC, VhMC, and CMC):

and the second s

http://www.synopsys.com/support/support\_ctr/verification\_support.html

If you still have questions about the following products, you can call a Synopsys support center:

- DesignWare Macrocells, DesignWare Foundation Library, and coreBuilder Tools
  - United States:
     Call 1-800-245-8005 from 7 AM to 5:30 PM Pacific Time, Mon—Fri.
  - Canada:
     Call 1-650-584-4200 from 7 AM to 5:30 PM Pacific Time, Mon—Fri.

o All other countries:

Find other local support center telephone numbers at the following URL:

http://www.synopsys.com/support/support\_ctr/

- SmartModels, FlexModels, DWMMs, VMC, and VhMC
  - North America:
     Call 1-800-445-1888 from 7:00 AM to 5 PM Pacific Time, Mon—Fri.
  - All other countries:Call your local sales office.

## **Additional Information**

For additional Synopsys documentation, refer to the following Web page:

http://www.synopsys.com/products/designware/docs

For up-to-date information about the latest implementation IP and verification models, visit the IP Directory on the Web:

http://www.synopsys.com/products/designware/ipdir

## The Synopsys Web Site

General information about Synopsys and its products is available at this URL:

http://www.synopsys.com

## Comments?

To report errors or make suggestions, please send e-mail to:

doc@synopsys.com

To report an error that occurs on a specific page, select the entire page (including headers and footers), and copy to the buffer. Then paste the buffer to the body of your e-mail message. This will provide us with information to identify the source of the problem.

1

# Introduction

Chapter 1: Introduction

The DW8051 MacroCell is a technology-independent, synthesizable microcontroller core that is instruction-set-compatible with the industry-standard 8051 and configurable to match any of the common 803x/805x variants.

This chapter provides an overview of the following topics:

- "DW8051 MacroCell" on page 11
- "DW8051 MacroCell Features" on page 12
- "DW8051 MacroCell Performance Overview" on page 12
- "Application Software Compatibility" on page 14
- "Configurable Features" on page 14
- "Synopsys coreConsultant" on page 15

## DW8051 MacroCell

To provide a complete solution for implementing an embedded 8051-compatible microcontroller, the DW8051 includes:

- DW8051 MacroCell Provides a silicon-proven, technology-independent configurable core that is
  object-code-compatible with the standard 8051 family of microprocessors. The DW8051 is
  available in Verilog only. The RTL source code is available with the DW8051 source license.
  Without the source license, the DW8051 is in encrypted Verilog.
- Synopsys coreConsultant Provides automatic configuration, simulation, and synthesis of the DW8051 MacroCell.
- Example 8032-compatible microcontroller design Uses DW8051\_core and illustrates how to build and connect 8051-compatible port modules for designs where it is preferable to use standard 8051 port modules instead of the DW8051 enhanced memory interface.

The example 8032 design is non-synthesizable and is included for illustrative purposes only.

• The Artisan 0.18 µm technology library is provided for example synthesis runs. The library files, slow.db and fast.db, reside in the *workspace*/tech\_lib directory.

## **DW8051 MacroCell Features**

The DW8051 MacroCell provides the following design features and enhancements to the standard 8051 microcontroller:

- Compatible with industry-standard 803x/805x:
  - O Standard 8051 instruction set
  - Optional full-duplex serial ports selectable through parameters
  - Optional third timer selectable through parameter
  - O Control signals for standard 803x/805x I/O ports
- High–speed architecture:
  - o Four clocks per instruction cycle
  - o 2.5X average improvement in instruction execution time over the standard 8051
  - O Runs from 0 MHz (DC) to greater than 250-MHz (clock rates greater than 100 MHz require a target technology of 0.15 micron or less).
  - Wasted bus cycles eliminated
  - Dual data pointers
- Parameterizable internal RAM address range
- Parameterizable internal ROM address range
- Simple integration of user-defined peripherals through external Special Function Register (SFR) interface
- Enhanced memory interface with 16-bit address bus
- Variable length MOVX to access fast/slow RAM peripherals
- Fully static synchronous design
- Supports industry-standard compilers, assemblers, emulators, and ROM monitors
- Supports FPGA Compiler II/DCFPGA

# **DW8051 MacroCell Performance Overview**

The DW8051 processor core provides increased performance by executing instructions in a 4-clock bus cycle, as opposed to the 12-clock bus cycle in the standard 8051, as illustrated in Figure 1. The shortened bus timing improves the instruction execution rate for most instructions by a factor of three over the standard 8051 architectures.



Figure 1: Comparative Timing of DW8051 and Industry-Standard 8051

The average speed improvement for the entire instruction set is approximately 2.5X, calculated as shown in Table 2.

**Table 2: Instruction Set Speed Improvement** 

| Number of Opcodes | Speed Improvement |
|-------------------|-------------------|
| 150               | 3.0X              |
| 51                | 1.5X              |
| 43                | 2.0X              |
| 2                 | 2.4X              |
| Total: 255        | Average: 2.5X     |
|                   |                   |

Note: Comparison is for DW8051 and standard 8051 running at the same clock frequency.

There is not an exact 3X improvement in speed because some instructions require a different number of instruction cycles on the DW8051 than they do on the standard 8051. In the standard 8051, all instructions except for MUL and DIV take one or two instruction cycles to complete. In the DW8051 architecture, instructions can take between one and five instruction cycles to complete. However, because of the 3X faster instruction cycle time, the average speed improvement for all instructions is 2.5X.

# **Application Software Compatibility**

The DW8051 is object-code-compatible with the industry-standard 8051 microcontroller; that is, object code compiled with an industry-standard 8051 compiler or assembler will execute on the DW8051 and will be functionally equivalent. However, because the DW8051 uses a different instruction timing than the standard 8051, code with timing loops may require modification.

For a list of the number of instruction cycles required to perform each instruction on the DW8051, refer to "Instruction Set" on page 27. The DW8051 instruction-cycle timing and number of instruction cycles required for each instruction are compatible with the Dallas Semiconductor DS80C320.

# **Configurable Features**

You can configure the DW8051 hardware to be functionally compatible with a variety of 803x/805x configurations. For example, you can implement one serial port for compatibility with the Intel 8051, or you can implement two serial ports for compatibility with the Dallas Semiconductor DS80C320.

The configurable features of the DW8051 are:

- Standard (6-source) or extended (13-source) interrupt unit
- Interface to either 128 or 256 bytes of internal RAM
- Interface for up to 64 KB of internal ROM
- Two, one, or zero serial ports
- Optional third timer (Timer 2)

Table 3 provides a feature-by-feature comparison of the DW8051 MacroCell and several common 803x/805x configurations. Similar hardware feature comparisons appear in the detailed hardware descriptions throughout this databook.

The DW8051 MacroCell is similar to the DS80C320 in terms of hardware features and instruction-cycle timing. However, there are some important implementation differences between the DW8051 and the DS80C320, as detailed in "DW8051/DS80C320 Differences" on page 149.

Table 3: Feature Summary of DW8051 and Common 803x/805x Configurations

| Feature                                            | Intel<br>8031 | Intel<br>8031 | Intel<br>80C32 | Intel<br>80C52 | Dallas<br>DS80C320 | DW8051                    |
|----------------------------------------------------|---------------|---------------|----------------|----------------|--------------------|---------------------------|
| Clocks per instruction cycle                       | 12            | 12            | 12             | 12             | 4                  | 4                         |
| Internal ROM(1)                                    | _             | 4 KB          | _              | 8 KB           | _                  | up to 64 KB               |
| Internal RAM(1)                                    | 128<br>bytes  | 128<br>bytes  | 256<br>bytes   | 256<br>bytes   | 256<br>bytes       | 128 bytes or<br>256 bytes |
| Data Pointers                                      | 1             | 1             | 1              | 1              | 2                  | 2                         |
| Serial Ports                                       | 1             | 1             | 1              | 1              | 2                  | 0, 1, or 2                |
| 16-bit Timers                                      | 2             | 2             | 3              | 3              | 3                  | 2 or 3                    |
| Interrupt sources (total of internal and external) | 5             | 5             | 6              | 6              | 13                 | 6 or 13                   |
| Stretch memory cycles                              | no            | no            | no             | no             | yes                | yes                       |
| Internal watchdog timer                            | no            | no            | no             | no             | yes                | no                        |
| Internal power fail detection                      | no            | no            | no             | no             | yes                | no                        |
| Timed access protection                            | no            | no            | no             | no             | yes                | no                        |

<sup>(1)</sup> Internal RAM and ROM are external to DW8051\_core to simplify simulation and implementation of technology-specific RAM/ROM.

# Synopsys coreConsultant

The DW8051 requires the Synopsys coreConsultant tool, which Synopsys provides with the MacroCell. The coreConsultant tool enhances the usability of DesignWare MacroCells and other cores that are packaged with coreConsultant. In order for you to generate an optimized gate-level netlist for the DW8051 MacroCell in your selected target technology, coreConsultant provides the following functions:

• User interface – Guides you through the DW8051 MacroCell design flow activities in the required order. You can also execute the design flow through a command line/batch mode interface.

- MacroCell configuration Using configuration options through the coreConsultant GUI, automatically writes out customized Verilog source code for your selected configuration. The coreConsultant tool prevents you from generating an invalid configuration by accepting only legal parameter values and automatically checking for parameter cross-dependencies.
- Macrocell simulation Enables you to verify the DW8051 as a standalone block and generates a
  maximal test suite that is customized for your chosen configuration. The coreConsultant tool can
  automatically invoke your selected simulator to run the simulation, and report the results when the
  run is complete.
- Automatic synthesis Prompts you for context-specific synthesis specifications, allows you to select a synthesis strategy, then drives Synopsys synthesis tools to synthesize a highly optimized gate-level version of your custom DW8051 configuration.
- Synthesis results analysis Invokes a series of Design Compiler design checks and analyzes the extracted synthesis reports, then presents the data through your selected web browser. The analyzed synthesis results include summary reports with links to progressively more detailed data.
- Extensive online help system coreConsultant provides both context-sensitive help and links to an online version of this databook.

For more information about coreConsultant features and user procedures, refer to the *coreConsultant User Guide*, which you can access by choosing **Help > User's Guide** in the coreConsultant console.

2

# **DW8051 Architectural Overview**

This chapter provides a technical overview and description of the DW8051 MacroCell architecture. The topics are:

- "Input/Output Signals" on page 18
- "User-Modifiable Parameters" on page 22
- "DW8051 Architecture" on page 23

# **Input/Output Signals**

Figure 2 illustrates the DW8051 interface signals.



Figure 2: DW8051 Input/Output Signals

Table 4 describes the function of each DW8051 interface signal.

**Table 4: Signal Descriptions** 

| Pin Name     | Size | Type   | Function                                                                                                                                                                                 |  |
|--------------|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| clk          | 1    | Input  | Main system clock. All internal registers, except one register used to generate the mem_ale output, are triggered on positive edge.                                                      |  |
| por_n        | 1    | Input  | Power-on reset, active low. Mandatory for initialization and must be active for at least two clock cycles. Rising edge of this input is synchronized internally to rising edge of clock. |  |
| rst_in_n     | 1    | Input  | Standard 8051 reset input, active low, synchronized internally to end of next bus cycle; must be active for at least eight clock cycles.                                                 |  |
| rst_out_n    | 1    | Output | Reset output, active low. Logical AND of por_n and internally synchronized rst_in_n. Used internally to reset all modules and may be used to reset externally connected hardware.        |  |
| stop_mode_n  | 1    | Output | Indicates DW8051 core has entered stop mode, active low. Only way to exit stop mode is to apply reset.                                                                                   |  |
| idle_mode_n  | 1    | Output | Indicates DW8051 core has entered idle mode, active low. DW8051 exits idle mode on reset or when an enabled interrupt occurs.                                                            |  |
| test_mode_n  | 1    | Input  | Test mode input for scan test, active low. Must be kept high during normal operation.                                                                                                    |  |
| sfr_addr     | 8    | Output | Address bus for external peripherals/ports.                                                                                                                                              |  |
| sfr_data_out | 8    | Output | Output data to internal and external SFR registers. Data is valid only when sfr_wr is asserted.                                                                                          |  |
| sfr_data_in  | 8    | Input  | Input data from external SFR peripherals, sampled on next rising edge of clock after sfr_rd is asserted.                                                                                 |  |
| sfr_wr       | 1    | Output | Load signal for external SFR register/ports, active for one clock cycle.                                                                                                                 |  |
| sfr_rd       | 1    | Output | Read signal for external SFR register/ports, active for one clock cycle.                                                                                                                 |  |
| mem_addr     | 16   | Output | Address lines to external ROM and RAM. Valid half a clock cycle before falling edge of mem_ale until half a clock cycle after falling edge of mem_ale.                                   |  |
| mem_data_out | 8    | Output | Output data to external RAM. Valid one clock cycle before rising edge of mem_wr_n/mem_pswr_n until one clock cycle after.                                                                |  |
| mem_data_in  | 8    | Input  | Muxed input data from external ROM/RAM. Sampled on rising edge of mem_rd_n/mem_psrd_n.                                                                                                   |  |
| mem_wr_n     | 1    | Output | Write strobe for external RAM. Data on mem_data_out should be latched on rising edge of mem_wr_n.                                                                                        |  |
| mem_rd_n     | 1    | Output | Read enable for external RAM. Data provided on mem_data_in are sampled on rising edge of mem_rd_n.                                                                                       |  |

**Table 4: Signal Descriptions (Continued)** 

| Pin Name      | Size | Туре   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|---------------|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| mem_pswr_n    | 1    | Output | Write strobe for external ROM. Enables users to download programs to external ROM space. Data on mem_data_out should be latched on rising edge of mem_pswr_n. Data can be transferred to external ROM by MOVX instructions in same way data is transferred to external RAM; mem_pswr_n is activated instead of mem_wr_n when WRS control bit is set in SPC_FNC SFR; special feature provided to enable reprogramming of Flash EPROMs.                            |  |
| mem_psrd_n    | 1    | Output | Read enable for external ROM. Data provided on mem_data_in sampled on rising edge of mem_psrd_n.                                                                                                                                                                                                                                                                                                                                                                 |  |
| mem_ale       | 1    | Output | Address latch enable signal. Addresses muxed on external addr/data bus should be latched on falling edge of mem_ale.                                                                                                                                                                                                                                                                                                                                             |  |
| mem_ea_n      | 1    | Input  | External program memory enable. When mem_ea_n is held high, the DW8051 CPU executes out of internal program memory (if available and unless the program counter exceeds parameterized internal ROM space). When mem_ea_n is held low, CPU executes only out of external program memory (through memory bus).                                                                                                                                                     |  |
| iram_addr     | 8    | Output | Address to internal RAM. Stable for one clock cycle during internal RAM read access and for two clock cycles during internal RAM write accesses.                                                                                                                                                                                                                                                                                                                 |  |
| iram_data_in  | 8    | Output | Data to be written to internal RAM, valid in the second half (second clock cycle) of write cycle.                                                                                                                                                                                                                                                                                                                                                                |  |
| iram_data_out | 8    | Input  | Data to be read from internal RAM. Read data must be valid on rising edge of clock at end of C3 cycle.                                                                                                                                                                                                                                                                                                                                                           |  |
| iram_rd_n     | 1    | Output | Informational signal, indicating a read operation on internal RAM. It is asserted (low) in C2 for all instructions, in C3 for all instructions that require indirect internal RAM read accesses, and all instructions that require direct read access to internal RAM locations R0 through R7. In regular hardware design, iram_rd_n signal should not be used. Read operations on internal RAM should be purely a function of internal RAM address (iram_addr). |  |
| iram_we1_n    | 1    | Output | Write enable 1 to internal RAM, active (low) for two clock cycles (whole write cycle). Indicates write address (iram_addr) is valid.                                                                                                                                                                                                                                                                                                                             |  |
| iram_we2_n    | 1    | Output | Write enable 2, active (low) in second half (second clock cycle) of write cycle. Indicates write data (iram_data_in) is valid.                                                                                                                                                                                                                                                                                                                                   |  |
| irom_addr     | 16   | Output | Address to internal ROM. Valid at end of cycle C1.                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| irom_data_out | 8    | Input  | Data to be read from internal ROM, latched at end of C4.                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| irom_rd_n     | 1    | Output | Read strobe to internal ROM, active (low) from end of C2 through end of C4; irom_rd_n is optional and is not needed for address-only driven ROM implementations.                                                                                                                                                                                                                                                                                                 |  |
| irom_cs_n     | 1    | Output | Select, active (low) for each read cycle; irom_cs_n is optional and is not needed for address-only driven ROM implementations.                                                                                                                                                                                                                                                                                                                                   |  |

**Table 4: Signal Descriptions (Continued)** 

| Pin Name       | Size | Type   | Function                                                                                                                                                                                                              |  |
|----------------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| port_pin_reg_n | 1    | Output | Signal to external standard 8051 port modules to select between read of output register and pin. Pin selected if high, register selected if low.                                                                      |  |
| p0_mem_reg_n   | 1    | Output | Signal to external standard 8051 port 0 module to select between output of address/data and output port register data. Address/data selected if high, port register selected if low.                                  |  |
| p0_addr_data_n | 1    | Output | Signal to standard 8051 port 0 module to select between output of address and data. Address selected if high, data selected if low.                                                                                   |  |
| p2_mem_reg_n   | 1    | Output | Signal to standard 8051 port 2 module to select between output of address/data and output port register data. Address/data selected if high, port register selected if low.                                           |  |
| int0_n         | 1    | Input  | External interrupt line 0, active low, configurable as edge-sensitive or level-sensitive.                                                                                                                             |  |
| int1_n         | 1    | Input  | External interrupt line 1, active low, configurable as edge-sensitive or level-sensitive.                                                                                                                             |  |
| int2           | 1    | Input  | External interrupt line 2, edge-sensitive, active high; has no function when extd_intr parameter is set to 0.                                                                                                         |  |
| int3_n         | 1    | Input  | External interrupt line 3, edge-sensitive, active low; has no function when extd_intr parameter is set to 0.                                                                                                          |  |
| int4           | 1    | Input  | External interrupt line 4, edge-sensitive, active high; has no function when extd_intr parameter is set to 0.                                                                                                         |  |
| int5_n         | 1    | Input  | External interrupt line 5, edge-sensitive, active low; has no function when extd_intr parameter is set to 0.                                                                                                          |  |
| pfi            | 1    | Input  | Power-fail interrupt input, level-sensitive, active high; has no function when extd_intr parameter is set to 0.                                                                                                       |  |
| wdti           | 1    | Input  | Watchdog-timer interrupt input, edge-sensitive, active high; has no function when extd_intr parameter is set to 0.                                                                                                    |  |
| t0             | 1    | Input  | Timer/Counter 0 external input.                                                                                                                                                                                       |  |
| t1             | 1    | Input  | Timer/Counter 1 external input.                                                                                                                                                                                       |  |
| t2             | 1    | Input  | Timer/Counter 2 external input; has no function when timer2 parameter is set to 0.                                                                                                                                    |  |
| t2ex           | 1    | Input  | Timer/Counter 2 capture/reload trigger; has no function when timer2 parameter is set to 0.                                                                                                                            |  |
| t0_out         | 1    | Output | Timer/Counter 0 output, active (high) for one clock cycle when timer/counter 0 overflows. If Timer 0 is operated in mode 3 (two separate 8-bit timers/counters), pin is active when low byte timer/counter overflows. |  |

**Table 4: Signal Descriptions (Continued)** 

| Pin Name | Size | Type   | Function                                                                                                                                                      |  |
|----------|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| t1_out   | 1    | Output | Timer/Counter 1 output, active (high) for one clock cycle when timer/counter 1 overflows.                                                                     |  |
| t2_out   | 1    | Output | Timer/Counter 2 output, active (high) for one clock cycle when timer/counter 2 overflows; has no function (output is high) when timer2 parameter is set to 0. |  |
| rxd0_in  | 1    | Input  | Serial Port 0 input; has no function when serial parameter is set to 0.                                                                                       |  |
| rxd0_out | 1    | Output | Serial Port 0 data output for mode 0, logic 1 for modes 1, 2, and 3; has no function (output is high) when serial parameter is set to 0.                      |  |
| txd0     | 1    | Output | Serial Port 0 clock output for mode 0, data output for modes 1, 2, and 3; has no function (output is high) when serial parameter is set to 0.                 |  |
| rxd1_in  | 1    | Input  | Serial Port 1 input; has no function when serial parameter is set to 0 or 1.                                                                                  |  |
| rxd1_out | 1    | Output | Serial Port 1 data output for mode 0, logic 1 for modes 1, 2, and 3; has no function (output is high) when serial parameter is set to 0 or 1.                 |  |
| txd1     | 1    | Output | Serial Port 1 clock output for mode 0, data output for modes 1, 2, and 3; has no function (output is high) when serial parameter is set to 0 or 1.            |  |

# **User-Modifiable Parameters**

Table 5 lists the DW8051 user-modifiable parameters. The coreConsultant tool automatically sets the parameter values when you specify your configuration of the DW8051.

**Table 5: User-Modifiable Parameters** 

| Parameter     | Function                                                                                                                                                                                                                                                                                                                                                 | Legal<br>Range |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| ram_256       | Internal RAM size, determines addressability of internal RAM $(0 = 128 \text{ bytes}, 1 = 256 \text{ bytes})$                                                                                                                                                                                                                                            | 0 or 1         |
| timer2        | Timer 2 present ( $0 = \text{Not present}$ , $1 = \text{Present}$ )                                                                                                                                                                                                                                                                                      | 0 or 1         |
| rom_addr_size | Determines how many of the sixteen internal ROM address bits (irom_addr) are used (0 = no internal ROM present); unused irom_addr pins are tied to logic 0                                                                                                                                                                                               | 0 – 16         |
| serial        | Number of serial ports (0 = No serial port present, 1 = Serial Port 0 present, 2 = Serial Ports 0 and 1 present).  If you select serial = 2, you must also select the extended interrupt unit (extd_intr = 1) to receive interrupts from Serial Port 1. If you select serial = 2 and extd_intr = 0, you can still operate Serial Port 1 in polling mode. | 0, 1, or 2     |
| extd_intr     | Use extended interrupt unit with thirteen sources (extd_intr = 1) or standard interrupt unit with six sources (extd_intr = 0)                                                                                                                                                                                                                            | 0 or 1         |

## **DW8051 Architecture**

Figure 3 illustrates the hardware architecture of the DW8051 core. The name of the top-level module is DW8051\_core. The following submodules and interfaces are optional and selectable through parameter settings:

- The optional upper 128-byte internal RAM is accessible only when ram\_256 = 1. The iram\_addr bus is always eight bits. However, the DW8051 will not use addresses 80h–FFh when ram 256 = 0.
- The internal ROM address range (number of irom\_addr pins used) is determined by the rom\_addr\_size parameter.
- Timer 2 (DW8051\_timer2) is present only when timer2 = 1. (Timers 0 and 1 are always present.)
- Serial Port 0 (DW8051\_serial) is present when serial = 1 or 2.
- Serial Port 1 (DW8051\_serial) is present only when serial = 2.
- The Interrupt Unit is either DW8051\_intr\_0 (6-source) when extd\_intr = 0 or DW8051\_intr\_1 (13-source) when extd\_intr = 1.

DW8051\_core provides interfaces to internal RAM and ROM. The actual internal RAM and ROM modules reside outside of DW8051\_core and must be implemented by the user.



Figure 3: DW8051 Block Diagram

# **Memory Organization**

Memory organization in the DW8051 is similar to that of the industry-standard 8051. There are three distinct memory areas:

- Program memory (ROM)
- Data memory (external RAM)
- Registers (internal RAM).

Figure 4 shows the DW8051 memory map. Program memory and data memory can be up to 64 KB each and share the same address range (0000h–FFFFh), but are accessed differently. The internal RAM addresses overlap the lower external RAM addresses, but are accessed through different instruction types.



Figure 4: Memory Map

### **Program Memory**

The DW8051 can address up to 64 KB of program memory at addresses 0000h–FFFFh. Program memory can be implemented as:

- Internal ROM
- External ROM
- Combination of internal and external ROM.

#### **External ROM**

External ROM is normally read-only, but can be written to for program downloading by activating the mem\_pswr\_n signal. To activate mem\_pswr\_n, set bit 0 (WRS) in the SPC\_FNC register (SFR address 8Fh). The WRS bit switches between the activation of the mem\_wr\_n output (WRS = 0, default after reset) and the mem\_pswr\_n output (WRS = 1) for MOVX opcodes.

This feature enables writing to external Flash EPROMs (or ROM replaced by RAM for software development) with normal MOVX @DPTR or MOVX @Ri opcodes.

The standard 8051 architectures access external ROM through the P0, P2, and PSEN signals. The DW8051 accesses external ROM through the mem\_addr, mem\_data\_in, and mem\_data\_out buses, and the mem\_psrd\_n and mem\_pswr\_n control signals. For designs in which it is preferable to do so, the DW8051 supports connection of the port modules to provide the standard 8051 functionality.

#### Internal ROM

The rom\_addr\_size parameter determines address range of the internal ROM. The number of bits of the 16-bit internal ROM address bus (irom\_addr) that are used is equal to rom\_addr\_size. The remaining irom\_addr bits are tied to logic 0. If rom\_addr\_size = 0, there is no internal ROM, in which case the entire program memory is readable and writable using the mem\_addr, mem\_data\_in, and mem\_data\_out buses, and the mem\_psrd\_n and mem\_pswr\_n control signals.

The DW8051 automatically fetches from program memory, beginning at the reset address (0000h). If  $mem_ea_n = 1$ , the DW8051 executes out of internal ROM until the program address exceeds (2  $mem_addr_size - 1$ ), then proceeds to execute out of external ROM. If  $mem_ea_n = 0$ , the DW8051 always executes out of external ROM.

The DW8051 provides only the interface to the internal ROM. The actual implementation of internal ROM is up to the user.

#### **External RAM**

The DW8051 can access up to 64 KB of external RAM, at addresses 0000h–FFFFh, using MOVX instructions. The DW8051 accesses external RAM through the mem\_addr, mem\_data\_in, and mem\_data\_out buses, and the mem\_rd\_n and mem\_wr\_n control signals.

Because the DW8051 provides all sixteen address bits on mem\_addr, it is not necessary to multiplex the lower eight address bytes through an 8-bit port module. For designs that take advantage of this feature and do not use the port modules, the port module control signals (port\_pin\_reg\_n, p0\_mem\_reg\_n, p0\_addr\_data\_n, p2\_mem\_reg\_n, and mem\_ale) are not needed.

For designs in which it is preferable to use the standard 8051 port modules, the DW8051 supports connection of the port modules as shown in the example design (in the DW8051/example directory).

To replace the function of the Port 2 latch in designs that do not use a Port 2 module, the DW8051 provides an additional special function register, MPAGE, at SFR address 92h. During MOVX A, @Ri and MOVX @Ri, A instructions, the DW8051 places the contents of the MPAGE register on the upper eight address bits (mem\_addr[15:8]). This provides the paging function that is normally provided by the Port 2 latch. The MPAGE register has no function when a Port 2 module is used to connect external RAM.

If the external RAM is connected to the mem\_addr outputs, you may need to adapt existing software that was written for the standard memory interface. If the software uses the paging function of the instructions MOVX A, @Ri and MOVX @Ri, A, change the address of the register holding the memory page from A0h (Port 2) to 92h (MPAGE).

Using SFR address 92h instead of the PORT2 register at SFR address A0h leaves the bit-addressable A0h SFR address available for other operations.

#### Internal RAM

The internal RAM, illustrated in Figure 5, consists of:

- 128 bytes of registers and scratchpad memory accessible through direct or indirect addressing (iram\_addr addresses 00h-7Fh)
- Optional upper 128 bytes of scratchpad memory accessible through indirect addressing (iram\_addr addresses 80h–FFh). The optional upper 128 bytes of RAM is addressable only when the parameter ram\_256 = 1.
- 128 special function registers (SFRs) accessible through direct addressing (sfr\_addr addresses 80h–FFh)



Figure 5: Internal RAM Organization

The DW8051 provides only the interface to the internal RAM. The actual implementation of the 128- or 256-byte internal RAM is up to the user. The SFRs (with the exception of user-defined SFR peripherals) are built into the DW8051\_core.

The lower 128 bytes are organized as shown in Figure 5. The lower 32 bytes form four banks of eight registers (R0–R7). Two bits on the program status word (PSW) select which bank is in use. The next sixteen bytes form a block of bit-addressable memory space at bit addresses 00h–7Fh. All of the bytes in the lower 128 bytes are accessible through direct or indirect addressing on the iram\_bus.

The SFRs and the optional upper 128 bytes of RAM share the same address range (80h-FFh). However, the actual address space is separate and is differentiated by the type of addressing. Direct addressing accesses the SFRs on the sfr\_bus, while indirect addressing accesses the optional upper 128 bytes of RAM on the iram bus.

Most SFRs are reserved for specific functions, as described in "Special Function Registers" on page 36. Unused SFR addresses are available for connecting on-chip peripherals. SFR addresses ending in 0h or 8h are bit-addressable.

## Instruction Set

All DW8051 instructions are binary-code—compatible and perform the same functions that they do in the industry standard 8051. The effects of these instructions on bits, flags, and other status functions is identical to the industry-standard 8051. However, the timing of the instructions is different, both in terms of number of clock cycles per instruction cycle and timing within the instruction cycle.

Table 6 lists the DW8051 instruction set and the number of instruction cycles required to complete each instruction.

**Table 6: Legend for Instruction Set Table** 

| Symbol   | Function                                               |
|----------|--------------------------------------------------------|
| A        | Accumulator                                            |
| Rn       | Register R0–R7                                         |
| direct   | Internal register address                              |
| @Ri      | Internal register pointed to by R0 or R1 (except MOVX) |
| rel      | Two's complement offset byte                           |
| bit      | Direct bit address                                     |
| #data    | 8-bit constant                                         |
| #data 16 | 16-bit constant                                        |
| addr 16  | 16-bit destination address                             |
| addr 11  | 11-bit destination address                             |

Table 7 defines the symbols and mnemonics used in Table 6.

Table 7: DW8051 Instruction Set

| Mnemonic       | Description                          | Byte | Instr.<br>Cycles | Hex Code |  |  |
|----------------|--------------------------------------|------|------------------|----------|--|--|
| Arithmetic     |                                      |      |                  |          |  |  |
| ADD A, Rn      | Add register to A                    | 1    | 1                | 28–2F    |  |  |
| ADD A, direct  | Add direct byte to A                 | 2    | 2                | 25       |  |  |
| ADD A, @Ri     | Add data memory to A                 | 1    | 26–27            |          |  |  |
| ADD A, #data   | Add immediate to A                   | 2    | 2                | 24       |  |  |
| ADDC A, Rn     | Add register to A with carry         | 1    | 1                | 38–3F    |  |  |
| ADDC A, direct | Add direct byte to A with carry      | 2    | 2                | 35       |  |  |
| ADDC A, @Ri    | Add data memory to A with carry      | 1    | 1                | 36–37    |  |  |
| ADDC A, #data  | Add immediate to A with carry        | 2    | 2                | 34       |  |  |
| SUBB A, Rn     | Subtract register from A with borrow | 1    | 1                | 98–9F    |  |  |

Table 7: DW8051 Instruction Set (Continued)

| Mnemonic          | Description                             | Byte | Instr.<br>Cycles | Hex Code |  |  |  |
|-------------------|-----------------------------------------|------|------------------|----------|--|--|--|
| SUBB A, direct    | Subtract direct byte from A with borrow | 2    | 2                | 95       |  |  |  |
| SUBB A, @Ri       | Subtract data memory from A with borrow | 1    | 1                | 96–97    |  |  |  |
| SUBB A, #data     | Subtract immediate from A with borrow   | 2    | 2                | 94       |  |  |  |
| INC A             | Increment A 1 1                         |      |                  |          |  |  |  |
| INC Rn            | Increment register                      | 1    | 1                | 08-0F    |  |  |  |
| INC direct        | Increment direct byte                   | 2    | 2                | 05       |  |  |  |
| INC @Ri           | Increment data memory                   | 1    | 1                | 06–07    |  |  |  |
| DEC A             | Decrement A                             | 1    | 1                | 14       |  |  |  |
| DEC Rn            | Decrement register                      | 1    | 1                | 18–1F    |  |  |  |
| DEC direct        | Decrement direct byte                   | 2    | 15               |          |  |  |  |
| DEC @Ri           | Decrement data memory                   | 1    | 16–17            |          |  |  |  |
| INC DPTR          | Increment data pointer                  | 1    | 3                | A3       |  |  |  |
| MUL AB            | Multiply A by B                         | 1    | 5                | A4       |  |  |  |
| DIV AB            | Divide A by B                           | 1    | 5                | 84       |  |  |  |
| DA A              | Decimal adjust A                        | 1    | 1                | D4       |  |  |  |
|                   | Logical                                 |      |                  |          |  |  |  |
| ANL A, Rn         | AND register to A                       | 1    | 1                | 58–5F    |  |  |  |
| ANL A, direct     | AND direct byte to A                    | 2    | 2                | 55       |  |  |  |
| ANL A, @Ri        | AND data memory to A                    | 1    | 1                | 56–57    |  |  |  |
| ANL A, #data      | AND immediate to A                      | 2    | 54               |          |  |  |  |
| ANL direct, A     | AND A to direct byte                    | 2    | 52               |          |  |  |  |
| ANL direct, #data | AND immediate data to direct byte 3 3   |      |                  |          |  |  |  |
| ORL A, Rn         | OR register to A 1 1                    |      |                  |          |  |  |  |
| ORL A, direct     | OR direct byte to A 2 2                 |      |                  |          |  |  |  |
| ORL A, @Ri        | OR data memory to A                     | 1    | 1                | 46–47    |  |  |  |

Table 7: DW8051 Instruction Set (Continued)

|                   |                                       |      | Instr. |          |  |  |  |
|-------------------|---------------------------------------|------|--------|----------|--|--|--|
| Mnemonic          | Description                           | Byte | Cycles | Hex Code |  |  |  |
| ORL A, #data      | OR immediate to A                     | 2    | 2      | 44       |  |  |  |
| ORL direct, A     | OR A to direct byte                   | 2    | 2      | 42       |  |  |  |
| ORL direct, #data | OR immediate data to direct byte      | 3    | 3      | 43       |  |  |  |
| XRL A, Rn         | Exclusive-OR register to A 1 1        |      |        |          |  |  |  |
| XRL A, direct     | Exclusive-OR direct byte to A 2 2     |      |        |          |  |  |  |
| XRL A, @Ri        | Exclusive-OR data memory to A         | 1    | 1      | 66–67    |  |  |  |
| XRL A, #data      | Exclusive-OR immediate to A           | 2    | 2      | 64       |  |  |  |
| XRL direct, A     | Exclusive-OR A to direct byte         | 2    | 2      | 62       |  |  |  |
| XRL direct, #data | Exclusive-OR immediate to direct byte | 3    | 3      | 63       |  |  |  |
| CLR A             | Clear A                               | 1    | E4     |          |  |  |  |
| CPL A             | Complement A                          | 1    | F4     |          |  |  |  |
| SWAP A            | Swap nibbles of A                     | 1    | 1      | C4       |  |  |  |
| RL A              | Rotate A left                         | 1    | 1      | 23       |  |  |  |
| RLC A             | Rotate A left through carry           | 1    | 1      | 33       |  |  |  |
| RR A              | Rotate A right                        | 1    | 1      | 03       |  |  |  |
| RRC A             | Rotate A right through carry          | 1    | 1      | 13       |  |  |  |
|                   | Data Transfer                         |      |        |          |  |  |  |
| MOV A, Rn         | Move register to A                    | 1    | 1      | E8–EF    |  |  |  |
| MOV A, direct     | Move direct byte to A                 | 2    | 2      | E5       |  |  |  |
| MOV A, @Ri        | Move data memory to A                 | 1    | 1      | E6-E7    |  |  |  |
| MOV A, #data      | Move immediate to A                   | 2    | 2      | 74       |  |  |  |
| MOV Rn, A         | Move A to register                    | 1    | F8–FF  |          |  |  |  |
| MOV Rn, direct    | Move direct byte to register          | 2    | A8–AF  |          |  |  |  |
| MOV Rn, #data     | Move immediate to register 2 2        |      |        |          |  |  |  |
| MOV direct, A     | Move A to direct byte                 | 2    | 2      | F5       |  |  |  |

Table 7: DW8051 Instruction Set (Continued)

| Mnemonic                                                                            | Description                                    | Byte     | Instr.<br>Cycles | Hex Code |  |  |
|-------------------------------------------------------------------------------------|------------------------------------------------|----------|------------------|----------|--|--|
| MOV direct, Rn                                                                      | Move register to direct byte                   | 2        | 2                | 88–8F    |  |  |
| MOV direct, direct                                                                  | Move direct byte to direct byte                | 3        | 3                | 85       |  |  |
| MOV direct, @Ri                                                                     | Move data memory to direct byte                | 2        | 2                | 86–87    |  |  |
| MOV direct, #data                                                                   | Move immediate to direct byte 3 3              |          |                  |          |  |  |
| MOV @Ri, A                                                                          | MOV A to data memory                           | 1        | 1                | F6–F7    |  |  |
| MOV @Ri, direct                                                                     | Move direct byte to data memory                | 2        | 2                | A6–A7    |  |  |
| MOV @Ri, #data                                                                      | Move immediate to data memory                  | 2        | 2                | 76–77    |  |  |
| MOV DPTR, #data                                                                     | Move immediate to data pointer                 | 3        | 3                | 90       |  |  |
| MOVC A, @A+DPTR                                                                     | Move code byte relative DPTR to A              | 1        | 3                | 93       |  |  |
| MOVC A, @A+PC                                                                       | Move code byte relative PC to A                | 3        | 83               |          |  |  |
| MOVX A, @Ri                                                                         | Move external data (A8) to A                   | 2-9*     | E2-E3            |          |  |  |
| MOVX A, @DPTR                                                                       | Move external data (A16) to A                  | 2-9*     | E0               |          |  |  |
| MOVX @Ri, A                                                                         | Move A to external data (A8)                   | 2-9*     | F2-F3            |          |  |  |
| MOVX @DPTR, A                                                                       | Move A to external data (A16) 1 2–9            |          |                  | F0       |  |  |
| PUSH direct                                                                         | Push direct byte onto stack 2 2                |          | 2                | C0       |  |  |
| POP direct                                                                          | Pop direct byte from stack                     | 2        | 2                | D0       |  |  |
| XCH A, Rn                                                                           | Exchange A and register                        | 1        | 1                | C8–CF    |  |  |
| XCH A, direct                                                                       | Exchange A and direct byte                     | 2        | 2                | C5       |  |  |
| XCH A, @Ri                                                                          | Exchange A and data memory                     | 1        | 1                | C6-C7    |  |  |
| XCHD A, @Ri                                                                         | Exchange A and data memory nibble              | 1        | 1                | D6-D7    |  |  |
| * Number of cycles is u                                                             | ser-selectable. See "Stretch Memory Cycles" on | page 34. |                  |          |  |  |
| Boolean                                                                             |                                                |          |                  |          |  |  |
| CLR C                                                                               | Clear carry 1 1                                |          | 1                | C3       |  |  |
| CLR bit                                                                             | Clear direct bit 2 2                           |          |                  |          |  |  |
| SETB C                                                                              | Set carry                                      | 1        | 1                | D3       |  |  |
| There is an additional reserved opcode (A5) that performs the same function as NOP. |                                                |          |                  |          |  |  |

Table 7: DW8051 Instruction Set (Continued)

| Mnemonic      | Description                      | Byte | Instr.<br>Cycles | Hex Code |  |
|---------------|----------------------------------|------|------------------|----------|--|
| SETB bit      | Set direct bit                   | 2    | 2                | D2       |  |
| CPL C         | Complement carry                 | 1    | 1                | В3       |  |
| CPL bit       | Complement direct bit            | 2    | 2                | B2       |  |
| ANL C, bit    | AND direct bit to carry 2 2      |      |                  |          |  |
| ANL C, /bit   | AND direct bit inverse to carry  | 2    | 2                | В0       |  |
| ORL C, bit    | OR direct bit to carry           | 2    | 2                | 72       |  |
| ORL C, /bit   | OR direct bit inverse to carry   | 2    | 2                | A0       |  |
| MOV C, bit    | Move direct bit to carry         | 2    | 2                | A2       |  |
| MOV bit, C    | Move carry to direct bit 2 2     |      |                  |          |  |
|               | Branching                        |      |                  |          |  |
| ACALL addr 11 | Absolute call to subroutine 2 3  |      |                  |          |  |
| LCALL addr 16 | Long call to subroutine          | 4    | 12               |          |  |
| RET           | Return from subroutine 1 4       |      |                  | 22       |  |
| RETI          | Return from interrupt 1 4        |      |                  | 32       |  |
| AJMP addr 11  | Absolute jump unconditional 2 3  |      |                  | 01–E1    |  |
| LJMP addr 16  | Long jump unconditional 3 4      |      | 4                | 02       |  |
| SJMP rel      | Short jump (relative address)    | 2    | 3                | 80       |  |
| JC rel        | Jump on carry = 1                | 3    | 40               |          |  |
| JNC rel       | Jump on carry = 0                | 2    | 3                | 50       |  |
| JB bit, rel   | Jump on direct bit = 1           | 3    | 4                | 20       |  |
| JNB bit, rel  | Jump on direct bit = 0           | 4    | 30               |          |  |
| JBC bit, rel  | Jump on direct bit = 1 and clear | 4    | 10               |          |  |
| JMP @A+DPTR   | Jump indirect relative DPTR 1 3  |      |                  |          |  |
| JZ rel        | Jump on accumulator = 0 2 3      |      |                  |          |  |
| JNZ rel       | Jump on accumulator /= 0         | 2    | 3                | 70       |  |

Instr. Mnemonic **Description** Byte **Cycles Hex Code** 3 4 CJNE A, direct, rel Compare A, direct JNE relative **B5** Compare A, immediate JNE relative 3 4 CJNE A. #d. rel **B**4 Compare reg, immediate JNE relative 4 3 B8-BF CJNE Rn, #d, rel 3 4 B6-B7 CJNE @Ri, #d, rel Compare ind, immediate JNE relative 2 3 DJNZ Rn. rel Decrement register, JNZ relative D8-DF Decrement direct byte, JNZ relative 3 4 DJNZ direct, rel D5 Miscellaneous **NOP** 1 1 00 No operation There is an additional reserved opcode (A5) that performs the same function as NOP. All mnemonics are copyright © Intel Corporation 1980.

Table 7: DW8051 Instruction Set (Continued)

## **Instruction Timing**

Instruction cycles in the DW8051 are four clock cycles in length, as opposed to twelve clock cycles per instruction cycle in the standard 8051. This translates to a 3X improvement in execution time for most instructions.

However, some instructions require a different number of instruction cycles on the DW8051 than they do on the standard 8051. In the standard 8051, all instructions except for MUL and DIV take one or two instruction cycles to complete. In the DW8051 architecture, instructions can take between one and five instruction cycles to complete.

For example, in the standard 8051, the instructions MOVX A, @DPTR and MOV direct, direct each take two instruction cycles (twenty-four clock cycles) to execute. In the DW8051 architecture, MOVX A, @DPTR takes two instruction cycles (eight clock cycles) and MOV direct, direct takes three instruction cycles (twelve clock cycles). Both instructions execute faster on the DW8051 than they do on the standard 8051, but require different numbers of clock cycles.

For timing of real-time events, use the numbers of instruction cycles from Table 6 on page 28 to calculate the timing of software loops. The bytes column of Table 6 indicates the number of memory accesses (bytes) needed to execute the instruction. In most cases, the number of bytes is equal to the number of instruction cycles required to complete the instruction. However, as indicated in Table 6, there are some instructions (for example, DIV and MUL) that require a greater number of instruction cycles than memory accesses.

By default, the DW8051 timer/counters run at twelve clock cycles per increment so that timer-based events have the same timing as with the standard 8051. The timers can be configured to run at four clock cycles per increment to take advantage of the higher speed of the DW8051.

## **CPU Timing**

As previously stated, a DW8051 instruction cycle consists of four clock cycles, each of which forms a CPU cycle. Therefore, an instruction cycle consists of four CPU cycles: C1, C2, C3, and C4, as illustrated in Figure 6. Various events occur in each CPU cycle, depending on the type of instruction being executed. Throughout this databook, the labels C1, C2, C3, and C4 in timing descriptions refer to the four CPU cycles within a particular instruction cycle.



Figure 6: CPU Timing for Single-Cycle Instruction

# **Stretch Memory Cycles**

The stretch memory cycle feature enables application software to adjust the speed of data memory access. The DW8051 can execute the MOVX instruction in as little as two instruction cycles. However, it is sometimes desirable to stretch this value; for example, to access slow memory or slow memory-mapped peripherals such as UARTs or LCDs.

The three LSBs of the Clock Control Register (at SFR location 8Eh) control the stretch value. You can use stretch values between 0 and 7. A stretch value of 0 adds zero instruction cycles, resulting in MOVX instructions executing in two instruction cycles. A stretch value of 7 adds seven instruction cycles, resulting in MOVX instructions executing in nine instruction cycles. The stretch value can be changed dynamically under program control.

By default, the stretch value resets to 1 (three cycle MOVX). For full-speed data memory access, the software must set the stretch value to 0. The stretch value affects only data memory access. The only way to reduce the speed of program memory (ROM) access is to use a slower clock.

The stretch value affects the width of the read/write strobe and all related timing. Using a higher stretch value results in a wider read/write strobe, which allows the memory or peripheral more time to respond.

Table 8 lists the data memory access speeds for stretch values 0 through 7. MD2–0 are the three LSBs of the Clock Control Register (CKCON.2–0). For timing diagrams, see "External RAM Timing" on page 106.

**Strobe Width Time @25** Read/Write Strobe MD2 MD1 MD0 **Memory Cycles** Width (Clocks) MHz 0 0 0 2 2 80 ns 0 0 4 1 3 (default) 160 ns 0 0 4 8 1 320 ns 0 5 1 12 480 ns 0 1 0 6 640 ns 16 0 7 1 1 20 800 ns 0 8 1 1 24 960 ns 9 1 1 1 1120 ns 28

**Table 8: Data Memory Stretch Values** 

### **Dual Data Pointers**

The DW8051 employs dual data pointers to accelerate data memory block moves. The standard 8051 data pointer (DPTR) is a 16-bit value used to address external data RAM or peripherals. The DW8051 maintains the standard data pointer as DPTR0 at SFR locations 82h and 83h. It is not necessary to modify code to use DPTR0.

The DW8051 adds a second data pointer (DPTR1) at SFR locations 84h and 85h. The SEL bit in the DPTR Select register, DPS (SFR 86h), selects the active pointer. When SEL = 0, instructions that use the DPTR will use DPL0 and DPH0. When SEL = 1, instructions that use the DPTR will use DPL1 and DPH1. SEL is the bit 0 of SFR location 86h. No other bits of SFR location 86h are used.

All DPTR-related instructions use the currently selected data pointer. To switch the active pointer, toggle the SEL bit. The fastest way to do so is to use the increment instruction (INC DPS). This requires only one instruction to switch from a source address to a destination address, saving application code from having to save source and destination addresses when doing a block move.

Using dual data pointers provides significantly increased efficiency when moving large blocks of data.

The SFR locations related to the dual data pointers are:

- 82hDPL0DPTR0 low byte
- 83hDPH0DPTR0 high byte
- 84hDPL1DPTR1 low byte
- 85hDPH1DPTR1 high byte
- 86hDPSDPTR Select (LSB)

# **Special Function Registers**

The Special Function Registers (SFRs) control several of the features of the DW8051. Most of the DW8051 SFRs are identical to the standard 8051 SFRs. However, there are additional SFRs that control features that are not available in the standard 8051.

Table 9 lists the DW8051 SFRs and indicates which SFRs are not included in the standard 8051 SFR space. When writing software for the DW8051, use equate statements to define the SFRs that are specific to the DW8051 and custom peripherals.

In Table 9, SFR bit positions that contain a 0 or a 1 cannot be written to and, when read, always return the value shown (0 or 1). SFR bit positions that contain "—" are available but not used.

**Table 9: Special Function Registers** 

| Register    | Bit 7     | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Addr |
|-------------|-----------|-------|-------|-------|-------|-------|-------|-------|------|
| SP          | _         | _     | _     | _     | _     | _     | _     | _     | 81h  |
| DPL0        | _         | _     | _     | _     | _     | _     | _     | _     | 82h  |
| DPH0        | _         | _     | _     | _     | _     | _     | _     | _     | 83h  |
| DPL1(1)     | _         | _     | _     | _     | _     | _     | _     | _     | 84h  |
| DPH1(1)     | _         | _     | _     | _     | _     | _     | _     | _     | 85h  |
| DPS(1)      | 0         | 0     | 0     | 0     | 0     | 0     | 0     | SEL   | 86h  |
| PCON        | SMOD<br>0 | _     | 1     | 1     | GF1   | GF0   | STOP  | IDLE  | 87h  |
| TCON        | TF1       | TR1   | TF0   | TR0   | IE1   | IT1   | IE0   | IT0   | 88h  |
| TMOD        | GATE      | C/T   | M1    | M0    | GATE  | C/T   | M1    | M0    | 89h  |
| TL0         | _         | _     | _     | _     | _     | _     | _     | _     | 8Ah  |
| TL1         | _         | _     | _     | _     | _     | _     | _     | _     | 8Bh  |
| TH0         | _         | _     | _     | _     | _     | _     | _     | _     | 8Ch  |
| TH1         | _         | _     | _     | _     | _     | _     | _     | _     | 8Dh  |
| CKCON(1, 7) | _         | _     | T2M   | T1M   | T0M   | MD2   | MD1   | MD0   | 8Eh  |
| SPC_FNC(    | 0         | 0     | 0     | 0     | 0     | 0     | 0     | WRS   | 8Fh  |
| EXIF(1,4)   | IE5       | IE4   | IE3   | IE2   | 1     | 0     | 0     | 0     | 91h  |
| MPAGE(1)    | _         | _     | _     | _     | _     | _     | _     | _     | 92h  |
| SCON0(3)    | SM0_0     | SM1_0 | SM2_0 | REN_0 | TB8_0 | RB8_0 | TI_0  | RI_0  | 98h  |
| SBUF0(3)    | _         | _     | _     | _     | _     | _     | _     | _     | 99h  |

**Table 9: Special Function Registers (Continued)** 

| Register   | Bit 7     | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0  | Addr |
|------------|-----------|-------|-------|-------|-------|-------|-------|--------|------|
| IE(6)      | EA        | ES1   | ET2   | ES0   | ET1   | EX1   | ET0   | EX0    | A8h  |
| IP(6)      | 1         | PS1   | PT2   | PS0   | PT1   | PX1   | PT0   | PX0    | B8h  |
| SCON1(1,5  | SM0_1     | SM1_1 | SM2_1 | REN_1 | TB8_1 | RB8_1 | TI_1  | RI_1   | C0h  |
| SBUF1(1,5) | _         | _     | _     | _     | _     | _     | _     | _      | C1h  |
| T2CON(2)   | TF2       | EXF2  | RCLK  | TCLK  | EXEN2 | TR2   | C/T2  | CP/RL2 | C8h  |
| RCAP2L(2)  | _         | _     | _     | _     | _     | _     | _     | _      | CAh  |
| RCAP2H(2)  | _         | _     | _     | _     | _     | _     | _     | _      | CBh  |
| TL2(2)     | _         | _     | _     | _     | _     | _     | _     | _      | CCh  |
| TH2(2)     | _         | _     | _     | _     | _     | _     | _     | _      | CDh  |
| PSW        | CY        | AC    | F0    | RS1   | RS0   | OV    | F1    | P      | D0h  |
| EICON(1,6) | SMOD<br>1 | 1     | EPFI  | PFI   | WDTI  | 0     | 0     | 0      | D8h  |
| ACC        | _         | _     | _     | _     | _     | _     | _     | _      | E0h  |
| EIE(1,4)   | 1         | 1     | 1     | EWDI  | EX5   | EX4   | EX3   | EX2    | E8h  |
| В          | _         | _     | _     | _     | _     | _     | _     | _      | F0h  |
| EIP(1,4)   | 1         | 1     | 1     | PWDI  | PX5   | PX4   | PX3   | PX2    | F8h  |

- (1) Not part of standard 8051 architecture.
- (2) Present only when Timer 2 is implemented (timer2 = 1).
- (3) Present only when Serial Port 0 is implemented (serial > 0).
- (4) Present only when the extended interrupt unit is implemented (extd\_intr = 1).
- (5) Present only when Serial Port 1 is implemented (serial = 2).
- (6) Bits ES1, PS1, EPFI, PFI, and WDTI are present only when the extended interrupt unit is implemented (extd\_intr = 1). Otherwise, these bits are always read as "0."
- (7) The TM2 bit in the CKCON register is available, but not used, when Timer 2 is not implemented (timer 2 = 0).

Table 10 lists the reset values for the SFRs.

**Table 10: Special Function Register Reset Values** 

| Register   | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Addr |
|------------|-------|-------|-------|-------|-------|-------|-------|-------|------|
| SP         | 0     | 0     | 0     | 0     | 0     | 1     | 1     | 1     | 81h  |
| DPL0       | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 82h  |
| DPH0       | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 83h  |
| DPL1(1)    | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 84h  |
| DPH1(1)    | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 85h  |
| DPS(1)     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 86h  |
| PCON       | 0     | 0     | 1     | 1     | 0     | 0     | 0     | 0     | 87h  |
| TCON       | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 88h  |
| TMOD       | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 89h  |
| TL0        | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 8Ah  |
| TL1        | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 8Bh  |
| ТН0        | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 8Ch  |
| TH1        | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 8Dh  |
| CKCON(1)   | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 1     | 8Eh  |
| SPC_FNC(1) | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 8Fh  |
| EXIF(1,4)  | 0     | 0     | 0     | 0     | 1     | 0     | 0     | 0     | 91h  |
| MPAGE(1)   | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 92h  |
| SCON0(3)   | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 98h  |
| SBUF0(3)   | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 99h  |
| IE         | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | A8h  |
| IP         | 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | B8h  |
| SCON1(1,5) | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | C0h  |
| SBUF1(1,5) | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | C1h  |
| T2CON(2)   | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | C8h  |
| RCAP2L(2)  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | CAh  |
| RCAP2H(2)  | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | CBh  |

Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 Addr Register CCh TL2(2) TH2(2) CDh **PSW** D0h EICON(1) D8h ACC E0h EIE(1,4) E8h В F0h EIP(1,4) F8h

Table 10: Special Function Register Reset Values (Continued)

- (1) Not part of standard 8051 architecture.
- (2) Present only when Timer 2 is implemented (timer 2 = 1).
- (3) Present only when Serial Port 0 is implemented (serial > 0).
- (4) Present only when the extended interrupt unit is implemented (extd\_intr = 1).
- (5) Present only when Serial Port 1 is implemented (serial = 2).

The SFRs in Table 11 are related to CPU operation and program execution.

Table 11: Special Function Registers and CPU Operation

| 81h | SP  | Stack Pointer                  |
|-----|-----|--------------------------------|
| D0h | PSW | Program Status Word (Table 12) |
| E0h | ACC | Accumulator register           |
| F0h | В   | B register                     |

Table 12 lists the functions of the bits in the PSW SFR. Detailed descriptions of the remaining SFRs appear with the associated hardware descriptions in "DW8051 Hardware Description" on page 41.

Table 12: PSW Register – SFR D0h

| Bit   | Function                                                                                                                                                                                                                      |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PSW.7 | CY – Carry flag. Set to 1 when last arithmetic operation resulted in a carry (during addition) or borrow (during subtraction); otherwise cleared to 0 by all arithmetic operations.                                           |
| PSW.6 | AC – Auxiliary carry flag. Set to 1 when last arithmetic operation resulted in a carry into (during addition) or borrow from (during subtraction) the high-order nibble; otherwise cleared to 0 by all arithmetic operations. |
| PSW.5 | F0 – User flag 0. Bit-addressable, general purpose flag for software control.                                                                                                                                                 |
| PSW.4 | RS1 – Register bank select bit 1. Used with RS0 to select a register blank in internal RAM.                                                                                                                                   |

Table 12: PSW Register - SFR D0h (Continued)

| Bit   | Function                                                                                                                                                                                                                        |  |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| PSW.3 | RS0 – Register bank select bit 0, decoded as: RS1 RS0 Bank selected 0 0 Register bank 0, addresses 00h–07h 0 1 Register bank 1, addresses 08h–0Fh 1 0 Register bank 2, addresses 10h–17h 1 1 Register bank 3, addresses 18h–1Fh |  |  |
| PSW.2 | OV – Overflow flag. Set to 1 when last arithmetic operation resulted in a carry (addition), borrow (subtraction), or overflow (multiply or divide); otherwise cleared to 0 by all arithmetic operations.                        |  |  |
| PSW.1 | F1 – User flag 1. Bit-addressable, general purpose flag for software control.                                                                                                                                                   |  |  |
| PSW.0 | P – Parity flag. Set to 1 when modulo-2 sum of 8 bits in accumulator is 1 (odd parity); cleared to 0 on even parity.                                                                                                            |  |  |

3

# **DW8051 Hardware Description**

This chapter provides technical data about the DW8051 MacroCell hardware operation and timing. The topics are:

- "Timers/Counters" on page 41
- "Serial Interface" on page 51
- "SFR Bus Peripheral Interface" on page 63
- "Interrupts" on page 64
- "Reset" on page 72
- "Power Saving Modes" on page 76

## **Timers/Counters**

The DW8051 includes two timer/counters (Timer 0 and Timer 1) and an optional third timer/counter (Timer 2). Timer 2 is present when the parameter timer2 = 1. Each timer/counter can operate as either a timer with a clock rate based on the clk pin, or as an event counter clocked by the t0 pin (Timer 0), t1 pin (Timer 1), or the t2 pin (Timer 2).

Each timer/counter consists of a 16-bit register that is accessible to software as two SFRs:

- Timer 0 TL0 and TH0
- Timer 1 TL1 and TH1
- Timer 2 TL2 and TH2

# 803x/805x Compatibility

In general, when timer2 = 1, the implementation of the timers/counters is similar to that of the Dallas Semiconductor DS80C320. Table 13 summarizes the differences in timer/counter implementations between the Intel 8051, the Dallas Semiconductor DS80C320, and the DesignWare DW8051 MacroCell.

Dallas DS80C320 DW8051 **Feature Intel 8051** 3 Number of timers 2 2 or 3 t0\_out, t1\_out Timer 0/1 overflow available not implemented not implemented as output signals (one clk pulse) Timer 2 output enable implemented not implemented n/a Timer 2 downcount enable implemented not implemented n/a Timer 2 overflow available as n/a implemented t2 out (one clk pulse) output signal

**Table 13: Timer/Counter Implementation Comparison** 

#### Timers 0 and 1

Timers 0 and 1 each operate in four modes, as controlled through the TMOD SFR (Table 14) and the TCON SFR (Table 15 on page 43). The four modes are:

- 13-bit timer/counter (mode 0)
- 16-bit timer/counter (mode 1)
- 8-bit counter with auto-reload (mode 2)
- Two 8-bit counters (mode 3, Timer 0 only)

Table 14: TMOD Register - SFR 89h

| Bit    | Function                                                                                                                                                                                          |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TMOD.7 | GATE – Timer 1 gate control. When GATE = 1, Timer 1 will clock only when int1_n = 1 and TR1 (TCON.6) = 1. When GATE = 0, Timer 1 will clock only when TR1 = 1, regardless of the state of int1_n. |
| TMOD.6 | C/T – Counter/Timer select. When $C/T = 0$ , Timer 1 is clocked by $clk/4$ or $clk/12$ , depending on the state of T1M (CKCON.4). When $C/T = 1$ , Timer 1 is clocked by the t1 pin.              |
| TMOD.5 | M1 – Timer 1 mode select bit 1.                                                                                                                                                                   |
| TMOD.4 | M0 – Timer 1 mode select bit 0, decoded as:  M1M0Mode  00Mode 0 – 13-bit counter  01Mode 1 – 16-bit counter  10Mode 2 – 8-bit counter with auto-reload  11Mode 3 – Two 8-bit counters             |
| TMOD.3 | GATE – Timer 0 gate control. When GATE = 1, Timer 0 will clock only when int0_n = 1 and TR0 (TCON.4) = 1. When GATE = 0, Timer 0 will clock only when TR0 = 1, regardless of the state of int0_n. |

Table 14: TMOD Register – SFR 89h (Continued)

| Bit    | Function                                                                                                                                                                         |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TMOD.2 | C/T – Counter/Timer select. When $C/T = 0$ , Timer 0 is clocked by clk/4 or clk/12, depending on the state of T0M (CKCON.3). When $C/T = 1$ , Timer 0 is clocked by the t0 pin.  |
| TMOD.1 | M1 – Timer 0 mode select bit 1.                                                                                                                                                  |
| TMOD.0 | M0 – Timer 0 mode select bit 0, decoded as: M1M0Mode 00Mode 0 – 13-bit counter 01Mode 1 – 16-bit counter 10Mode 2 – 8-bit counter with auto-reload 11Mode 3 – Two 8-bit counters |

Table 15 lists the TCON register.

Table 15: TCON Register - SFR 88h

| Bit    | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TCON.7 | TF1 – Timer 1 overflow flag. Set to 1 when the Timer 1 count overflows and cleared when the CPU vectors to the interrupt service routine.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| TCON.6 | TR1 – Timer 1 run control. Set to 1 to enable counting on Timer 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| TCON.5 | TF0 – Timer 0 overflow flag. Set to 1 when the Timer 0 count overflows and cleared when the CPU vectors to the interrupt service routine.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| TCON.4 | TR0 – Timer 0 run control. Set to 1 to enable counting on Timer 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| TCON.3 | IE1 – Interrupt 1 edge detect. If external interrupt 1 is configured to be edge-sensitive (IT1 = 1), IE1 is set by hardware when a negative edge is detected on the int1_n pin and is automatically cleared when the CPU vectors to the corresponding interrupt service routine. In edge-sensitive mode, IE1 can also be cleared by software.  If external interrupt 1 is configured to be level-sensitive (IT1 = 0), IE1 is set when the int1_n pin is low and cleared when the int1_n pin is high. In level-sensitive mode, software cannot write to IE1. |
| TCON.2 | IT1 – Interrupt 1 type select. When IT1 = 1, the DW8051 detects int1_n on the falling edge (edge-sensitive). When IT1 = 0, the DW8051 detects int1_n as a low level (level-sensitive).                                                                                                                                                                                                                                                                                                                                                                      |
| TCON.1 | IEO – Interrupt 0 edge detect. If external interrupt 0 is configured to be edge-sensitive (ITO = 1), IEO is set by hardware when a negative edge is detected on the int0_n pin and is automatically cleared when the CPU vectors to the corresponding interrupt service routine. In edge-sensitive mode, IEO can also be cleared by software.  If external interrupt 0 is configured to be level-sensitive (ITO = 0), IEO is set when the int0_n pin is low and cleared when the int0_n pin is high. In level-sensitive mode, software cannot write to IEO. |
| TCON.0 | ITO – Interrupt 0 type select. When IT1 = 1, the DW8051 detects int0_n on the falling edge (edge-sensitive). When IT1 = 0, the DW8051 detects int0_n as a low level (level-sensitive).                                                                                                                                                                                                                                                                                                                                                                      |

Mode 0 operation, illustrated in Figure 7 on page 44, is the same for Timer 0 and Timer 1. In mode 0, the timer is configured as a 13-bit counter that uses bits 0–4 of TL0 (or TL1) and all eight bits of TH0 (or TH1). The timer enable bit (TR0/TR1) in the TCON SFR starts the timer. The C/T bit selects the timer/counter clock source, clk or t0/t1.

The timer counts transitions from the selected source as long as the GATE bit is 0, or the GATE bit is 1 and the corresponding interrupt pin (int0\_n or int1\_n) is deasserted.

When the 13-bit count increments from 1FFFh (all ones), the counter rolls over to all zeros, the TF0 (or TF1) bit is set in the TCON SFR, and the t0 out (or t1 out) pin goes high for one clock cycle.

The upper three bits of TL0 (or TL1) are indeterminate in mode 0 and must be masked when the software evaluates the register.

#### Mode 1

Mode 1 operation is the same for Timer 0 and Timer 1. In mode 1, the timer is configured as a 16-bit counter. As illustrated in Figure 7, all eight bits of the LSB register (TL0 or TL1) are used. The counter rolls over to all zeros when the count increments from FFFFh. Otherwise, mode 1 operation is the same as mode 0.



Figure 7: Timer 0/1 – Modes 0 and 1

Mode 2 operation is the same for Timer 0 and Timer 1. In mode 2, the timer is configured as an 8-bit counter, with automatic reload of the start value. The LSB register (TL0 or TL1) is the counter, and the MSB register (TH0 or TH1) stores the reload value.

As illustrated in Figure 8, mode 2 counter control is the same as for mode 0 and mode 1. However, in mode 2, when TLn increments from FFh, the value stored in THn is reloaded into TLn.



Figure 8: Timer 0/1 – Mode 2

In mode 3, Timer 0 operates as two 8-bit counters, and Timer 1 stops counting and holds its value.

As shown in Figure 9, TL0 is configured as an 8-bit counter controlled by the normal Timer 0 control bits. TL0 can count either clock cycles (divided by 4 or by 12) or high-to-low transitions on t0, as determined by the C/T bit. The GATE function can be used to give counter enable control to the int0\_n signal.



Figure 9: Timer 0 – Mode 3

TH0 functions as an independent 8-bit counter. However, TH0 can count only clock cycles (divided by 4 or by 12). The Timer 1 control and flag bits (TR1 and TF1) are used as the control and flag bits for TH0.

When Timer 0 is in mode 3, Timer 1 has limited usage because Timer 0 uses the Timer 1 control bit (TR1) and interrupt flag (TF1). Timer 1 can still be used for baud rate generation and the Timer 1 count values are still available in the TL1 and TH1 registers.

Control of Timer 1 when Timer 0 is in mode 3 is through the Timer 1 mode bits. To turn Timer 1 on, set Timer 1 to mode 0, 1, or 2. To turn Timer 1 off, set it to mode 3. The Timer 1 C/T bit and T1M bit are still available to Timer 1. Therefore, Timer 1 can count clk/4, clk/12, or high-to-low transitions on the t1 pin. The Timer 1 GATE function is also available when Timer 0 is in mode 3.

### **Timer Rate Control**

The default timer clock scheme for the DW8051 timers is twelve clock cycles per increment, the same as in the standard 8051. However, in the DW8051, the instruction cycle is four clock cycles.

Using the default rate (twelve clocks per timer increment) allows existing application code with real-time dependencies, such as baud rate, to operate properly. However, applications that require fast timing can set the timers to increment every four clock cycles by setting bits in the Clock Control register (CKCON) at SFR location 8Eh, described in Table 16.

The CKCON bits that control the timer clock rates are:

| CKCON bit | Counter/Timer |
|-----------|---------------|
| 5         | Timer 2       |
| 4         | Timer 1       |
| 3         | Timer 0       |

When a CKCON register bit is set to 1, the associated counter increments at four-clock intervals. When a CKCON bit is cleared, the associated counter increments at twelve-clock intervals. The timer controls are independent of each other. The default setting for all three timers is 0; that is, twelve-clock intervals. These bits have no effect in counter mode.

Table 16: CKCON Register - SFR 8Eh

| Bit       | Function                                                                                                                                                                                                    |  |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CKCON.7,6 | Reserved                                                                                                                                                                                                    |  |
| CKCON.5   | T2M – Timer 2 clock select. When T2M = 0, Timer 2 uses clk/12 (for compatibility with 80C32); when T2M = 1, Timer 2 uses clk/4. This bit has no effect when Timer 2 is configured for baud rate generation. |  |
| CKCON.4   | T1M – Timer 1 clock select. When $T1M$ = 0, Timer 1 uses clk/12 (for compatibility with 80C32); when $T1M$ = 1, Timer 1 uses clk/4.                                                                         |  |
| CKCON.3   | $T0M - Timer\ 0$ clock select. When $T0M = 0$ , $Timer\ 0$ uses clk/12 (for compatibility with 80C32); when $T0M = 1$ , $Timer\ 0$ uses clk/4.                                                              |  |
| CKCON.2-0 | MD2, MD1, MD0 – Control the number of cycles to be used for external MOVX instructions; for details, refer to "Stretch Memory Cycles" on page 34.                                                           |  |

#### Timer 2

Timer 2 is present only when the timer 2 parameter is set to 1. When present, Timer 2 runs only in 16-bit mode and offers several capabilities not available with Timers 0 and 1. The modes available with Timer 2 are:

- 16-bit timer/counter
- 16-bit timer with capture
- 16-bit auto-reload timer/counter
- Baud-rate generator

The SFRs associated with Timer 2 are:

- T2CON SFR C8h; refer to Table 17
- RCAP2L SFR CAh Used to capture the TL2 value when Timer 2 is configured for capture mode, or as the LSB of the 16-bit reload value when Timer 2 is configured for auto-reload mode.
- RCAP2H SFR CBh Used to capture the TH2 value when Timer 2 is configured for capture mode, or as the MSB of the 16-bit reload value when Timer 2 is configured for auto-reload mode.
- TL2 SFR CCh Lower eight bits of the 16-bit count.

• TH2 – SFR CDh – Upper eight bits of the 16-bit count.

Table 17: T2CON Register – SFR C8h

| Bit     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T2CON.7 | TF2 – Timer 2 overflow flag. Hardware will set TF2 when Timer 2 overflows from FFFFh. TF2 must be cleared to 0 by the software. TF2 will only be set to a 1 if RCLK and TCLK are both cleared to 0. Writing a 1 to TF2 forces a Timer 2 interrupt if enabled.                                                                                                                                                                             |
| T2CON.6 | EXF2 – Timer 2 external flag. Hardware will set EXF2 when a reload or capture is caused by a high-to-low transition on the t2ex pin, and EXEN2 is set. EXF2 must be cleared to 0 by the software. Writing a 1 to EXF2 forces a Timer 2 interrupt if enabled.                                                                                                                                                                              |
| T2CON.5 | RCLK – Receive clock flag. Determines whether Timer 1 or Timer 2 is used for Serial Port 0 timing of received data in serial mode 1 or 3. RCLK = 1 selects Timer 2 overflow as the receive clock. RCLK = 0 selects Timer 1 overflow as the receive clock.                                                                                                                                                                                 |
| T2CON.4 | TCLK – Transmit clock flag. Determines whether Timer 1 or Timer 2 is used for Serial Port 0 timing of transmit data in serial mode 1 or 3. TCLK =1 selects Timer 2 overflow as the transmit clock. TCLK = 0 selects Timer 1 overflow as the transmit clock.                                                                                                                                                                               |
| T2CON.3 | EXEN2 – Timer 2 external enable. EXEN2 = 1 enables capture or reload to occur as a result of a high-to-low transition on t2ex, if Timer 2 is not generating baud rates for the serial port. EXEN2 = 0 causes Timer 2 to ignore all external events at t2ex.                                                                                                                                                                               |
| T2CON.2 | TR2 – Timer 2 run control flag. TR2 = 1 starts Timer 2. TR2 = 0 stops Timer 2.                                                                                                                                                                                                                                                                                                                                                            |
| T2CON.1 | C/T2 – Counter/timer select. C/T2 = 0 selects a timer function for Timer 2. C/T2 = 1 selects a counter of falling transitions on the t2 pin. When used as a timer, Timer 2 runs at four clocks per increment or twelve clocks per increment as programmed by CKCON.5, in all modes except baud-rate generator mode. When used in baud-rate generator mode, Timer 2 runs at two clocks per increment, independent of the state of CKCON.5. |
| T2CON.0 | CP/RL2 – Capture/reload flag. When CP/RL2 = 1, Timer 2 captures occur on high-to-low transitions of t2ex, if EXEN2 = 1. When CP/RL2 = 0, auto-reloads occur when Timer 2 overflows or when high-to-low transitions occur on t2ex, if EXEN2 = 1. If either RCLK or TCLK is set to 1, CP/RL2 will not function, and Timer 2 will operate in auto-reload mode following each overflow.                                                       |

#### **Timer 2 Mode Control**

Table 18 summarizes how the SFR bits determine the Timer 2 mode.

| RCLK   | TCLK            | CP/RL2 | TR2 | Mode                                  |  |
|--------|-----------------|--------|-----|---------------------------------------|--|
| 0      | 0               | 1      | 1   | 16-bit timer/counter with capture     |  |
| 0      | 0               | 0      | 1   | 16-bit timer/counter with auto-reload |  |
| 1      | X               | X      | 1   | Baud-rate generator                   |  |
| X      | 1               | X      | 1   | Baud-rate generator                   |  |
| X      | X               | X      | 0   | Off                                   |  |
| X = Dc | X = Don't care. |        |     |                                       |  |

**Table 18: Timer 2 Mode Control Summary** 

#### 16-Bit Timer/Counter Mode

Figure 10 illustrates how Timer 2 operates in timer/counter mode with the optional capture feature. The C/T2 bit determines whether the 16-bit counter counts clock cycles (divided by 4 or 12), or high-to-low transitions on the t2 pin. The TR2 bit enables the counter. When the count increments from FFFFh, the TF2 flag is set, and t2\_out goes high for one clock cycle.



Figure 10: Timer 2 – Timer/Counter with Capture

## 16-Bit Timer/Counter Mode with Capture

The Timer 2 capture mode, illustrated in Figure 10, is the same as the 16-bit timer/counter mode, with the addition of the capture registers and control signals.

The CP/RL2 bit in the T2CON SFR enables the capture feature. When CP/RL2 = 1, a high-to-low transition on t2ex when EXEN2 = 1 causes the Timer 2 value to be loaded into the capture registers (RCAP2L and RCAP2H).

#### 16-Bit Timer/Counter Mode with Auto-Reload

When CP/RL2 = 0, Timer 2 is configured for the auto-reload mode illustrated in Figure 11. Control of counter input is the same as for the other 16-bit counter modes. When the count increments from FFFFh, Timer 2 sets the TF2 flag and the starting value is reloaded into TL2 and TH2. The software must preload the starting value into the RCAP2L and RCAP2H registers.

When Timer 2 is in auto-reload mode, a reload can be forced by a high-to-low transition on the t2ex pin, if enabled by EXEN2 = 1.



Figure 11: Timer 2 – Timer/Counter with Auto-Reload

#### **Baud Rate Generator Mode**

Setting either RCLK or TCLK to 1 configures Timer 2 to generate baud rates for Serial Port 0 in serial mode 1 or 3. In baud-rate generator mode, Timer 2 functions in auto-reload mode. However, instead of setting the TF2 flag, the counter overflow generates a shift clock for the serial port function. As in normal auto-reload mode, the overflow also causes the preloaded start value in the RCAP2L and RCAP2H registers to be reloaded into the TL2 and TH2 registers.

When either TCLK = 1 or RCLK = 1, Timer 2 is forced into auto-reload operation, regardless of the state of the CP/RL2 bit.

When operating as a baud rate generator, Timer 2 does not set the TF2 bit. In this mode, a Timer 2 interrupt can be generated only by a high-to-low transition on the t2ex pin setting the EXF2 bit, and only if enabled by EXEN2 = 1.

The counter time base in baud-rate generator mode is clk/2. To use an external clock source, set C/T2 to 1 and apply the desired clock source to the t2 pin.



Figure 12: Timer 2 – Baud Rate Generator Mode

## **Serial Interface**

The DW8051 provides two optional serial ports. Serial Port 0 is identical in operation to the standard 8051 serial port. Serial Port 1 is identical to Serial Port 0, except that Timer 2 cannot be used as the baud-rate generator for Serial Port 1.

The serial parameter determines how many serial ports are present (0, 1, or 2). The extended interrupt unit is required to handle interrupt requests from Serial Port 1. However, if the standard interrupt unit is used, Serial Port 1 can still be used by software polling of the RI\_1 and TI\_1 flags.

Each serial port can operate in synchronous or asynchronous mode. In synchronous mode, the DW8051 generates the serial clock and the serial port operates in half-duplex mode. In asynchronous mode, the serial port operates in full-duplex mode. In all modes, the DW8051 buffers receive data in a holding register, enabling the UART to receive an incoming word before the software has read the previous value.

Each serial port can operate in one of four modes, as outlined in Table 19.

**Table 19: Serial Port Modes** 

| Mode                                                         | Sync/Async | Baud Clock               | Data Bits | Start/Stop      | 9th Bit Function |
|--------------------------------------------------------------|------------|--------------------------|-----------|-----------------|------------------|
| 0                                                            | Sync       | clk/4 or clk/12          | 8         | None            | None             |
| 1                                                            | Async      | Timer 1 or<br>Timer 2(1) | 8         | 1 start, 1 stop | None             |
| 2                                                            | Async      | clk/32 or clk/64         | 9         | 1 start, 1 stop | 0, 1, parity     |
| 3 Async Timer 1 or Timer 2(1) 9 1 start, 1 stop 0, 1, parity |            |                          |           |                 |                  |
| (1) Timer 2 available for Serial Port 0 only.                |            |                          |           |                 |                  |

The SFRs associated with the serial ports are:

- SCON0 SFR 98h Serial Port 0 control (Table 20)
- SBUF0 SFR 99h Serial Port 0 buffer
- SCON1 SFR C0h Serial Port 1 control (Table 21 on page 53)
- SBUF1 SFR C1h Serial Port 1 buffer

Table 20: SCON0 Register - SFR 98h

| Bit     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCON0.7 | SM0_0 – Serial Port 0 mode bit 0.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SCON0.6 | SM1_0 – Serial Port 0 mode bit 1, decoded as:<br>SM0_0SM1_0Mode<br>000<br>011<br>102<br>113                                                                                                                                                                                                                                                                                                                                                          |
| SCON0.5 | $SM2_0$ – Multiprocessor communication enable. In modes 2 and 3, $SM2_0$ enables the multiprocessor communication feature. If $SM2_0 = 1$ in mode 2 or 3, $RI_0$ will not be activated if the received 9th bit is 0. If $SM2_0 = 1$ in mode 1, $RI_0$ will be activated only if a valid stop is received. In mode 0, $SM2_0$ establishes the baud rate: when $SM2_0 = 0$ , the baud rate is $clk/12$ ; when $SM2_0 = 1$ , the baud rate is $clk/4$ . |
| SCON0.4 | REN_0 – Receive enable. When REN_0 = 1, reception is enabled.                                                                                                                                                                                                                                                                                                                                                                                        |
| SCON0.3 | TB8_0 – Defines the state of the 9th data bit transmitted in modes 2 and 3.                                                                                                                                                                                                                                                                                                                                                                          |
| SCON0.2 | RB8_0 – In modes 2 and 3, RB8_0 indicates the state of the 9th bit received. In mode 1, RB8_0 indicates the state of the received stop bit. In mode 0, RB8_0 is not used.                                                                                                                                                                                                                                                                            |
| SCON0.1 | TI_0 – Transmit interrupt flag. Indicates that the transmit data word has been shifted out. In mode 0, TI_0 is set at the end of the 8th data bit. In all other modes, TI_0 is set when the stop bit is placed on the txd0 pin. TI_0 must be cleared by the software.                                                                                                                                                                                |

Table 21: SCON1 Register - SFR C0h

| Bit     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCON1.7 | SM0_1 – Serial Port 1 mode bit 0.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| SCON1.6 | SM1_1 – Serial Port 1 mode bit 1, decoded as: SM0_1SM1_1Mode 000 011 102 113                                                                                                                                                                                                                                                                                                                                                                       |
| SCON1.5 | $SM2_1$ – Multiprocessor communication enable. In modes 2 and 3, $SM2_1$ enables the multiprocessor communication feature. If $SM2_1$ = 1 in mode 2 or 3, $RI_1$ will not be activated if the received 9th bit is 0. If $SM2_1$ = 1 in mode 1, $RI_1$ will be activated only if a valid stop is received. In mode 0, $SM2_1$ establishes the baud rate: when $SM2_1$ = 0, the baud rate is $clk/12$ ; when $SM2_1$ = 1, the baud rate is $clk/4$ . |
| SCON1.4 | REN_1 – Receive enable. When REN_1 = 1, reception is enabled.                                                                                                                                                                                                                                                                                                                                                                                      |
| SCON1.3 | TB8_1 – Defines the state of the 9th data bit transmitted in modes 2 and 3.                                                                                                                                                                                                                                                                                                                                                                        |
| SCON1.2 | RB8_1 – In modes 2 and 3, RB8_1 indicates the state of the 9th bit received. In mode 1, RB8_1 indicates the state of the received stop bit. In mode 0, RB8_1 is not used.                                                                                                                                                                                                                                                                          |
| SCON1.1 | TI_1 – Transmit interrupt flag. Indicates that the transmit data word has been shifted out. In mode 0, TI_1 is set at the end of the 8th data bit. In all other modes, TI_1 is set when the stop bit is placed on the txd1 pin. TI_1 must be cleared by the software.                                                                                                                                                                              |
| SCON1.0 | RI_1 – Receive interrupt flag. Indicates that a serial data word has been received. In mode 0, RI_1 is set at the end of the 8th data bit. In mode 1, RI_1 is set after the last sample of the incoming stop bit, subject to the state of SM2_1. In modes 2 and 3, RI_1 is set at the end of the last sample of RB8_1. RI_1 must be cleared by the software.                                                                                       |

# 803x/805x Compatibility

In general, when serial = 2, the implementation of the serial interface is similar to that of the Dallas Semiconductor DS80C320. Table 22 summarizes the differences in serial interface implementation between the Intel 8051, the Dallas Semiconductor DS80C320, and the DesignWare DW8051 MacroCell.

**Table 22: Serial Interface Implementation Comparison** 

| Feature                                                   | Intel 8051      | Dallas DS80C320 | DW8051          |
|-----------------------------------------------------------|-----------------|-----------------|-----------------|
| Number of serial ports                                    | 1               | 2               | 0, 1, or 2      |
| Framing error detection                                   | not implemented | implemented     | not implemented |
| Slave address comparison for multiprocessor communication | not implemented | implemented     | not implemented |

Serial mode 0 provides synchronous, half-duplex serial communication. For Serial Port 0, serial data output occurs on rxd0\_out, serial data is received on rxd0\_in, and txd0 provides the shift clock for both transmit and receive. For Serial Port 1, the corresponding pins are rxd1\_out, rxd1\_in, and txd1.

The serial mode 0 baud rate is either clk/12 or clk/4, depending on the state of the SM2\_0 bit (or SM2\_1 for Serial Port 1). When SM2\_0 = 0, the baud rate is clk/12; when SM2\_0 = 1, the baud rate is clk/4.

Mode 0 operation is identical to the standard 8051. Data transmission begins when an instruction writes to the SBUF0 (or SBUF1) SFR. The UART shifts the data out, LSB first, at the selected baud rate, until the 8-bit value has been shifted out.

Mode 0 data reception begins when the REN\_0 (or REN\_1) bit is set and the RI\_0 (or RI\_1) bit is cleared in the corresponding SCON SFR. The shift clock is activated and the UART shifts data in on each rising edge of the shift clock until eight bits have been received. One machine cycle after the 8th bit is shifted in, the RI\_0 (or RI\_1) bit is set and reception stops until the software clears the RI bit.

Figure 13 illustrates Serial Port Mode 0 receive timing for low-speed (clk/12) operation.



Figure 13: Serial Port Mode 0 Receive Timing – Low Speed Operation

Figure 14 illustrates Serial Port Mode 0 receive timing for high-speed (clk/4) operation.



Figure 14: Serial Port Mode 0 Receive Timing – High Speed Operation

Figure 15 illustrates Serial Port Mode 0 transmit timing for low-speed (clk/12) operation.



Figure 15: Serial Port Mode 0 Transmit Timing – Low Speed Operation



Figure 16 illustrates Serial Port Mode 0 transmit timing for high-speed (clk/4) operation.

Figure 16: Serial Port Mode 0 Transmit Timing – High Speed Operation

Mode 1 provides standard asynchronous, full-duplex communication, using a total of ten bits: one start bit, eight data bits, and one stop bit. For receive operations, the stop bit is stored in RB8\_0 (or RB8\_1). Data bits are received and transmitted LSB first.

#### Mode 1 Baud Rate

The mode 1 baud rate is a function of timer overflow. Serial Port 0 can use either Timer 1 or Timer 2 to generate baud rates. Serial Port 1 can use only Timer 1. The two serial ports can run at the same baud rate if they both use Timer 1, or different baud rates if Serial Port 0 uses Timer 2 and Serial Port 1 uses Timer 1.

Each time the timer increments from its maximum count (FFh for Timer 1 or FFFFh for Timer 2), a clock is sent to the baud-rate circuit. The clock is then divided by 16 to generate the baud rate.

When using Timer 1, the SMOD0 (or SMOD1) bit selects whether or not to divide the Timer 1 rollover rate by 2. Therefore, when using Timer 1, the baud rate is determined by the equation:

Baud Rate = 
$$\frac{\text{SMODx}}{2}$$
 x Timer 1 Overflow

SMOD0 is SFR bit PCON.7; SMOD1 is SFR bit EICON.7.

When using Timer 2, the baud rate is determined by the equation:

Baud Rate = 
$$\frac{\text{Timer 2 Overflow}}{16}$$

To use Timer 1 as the baud-rate generator, it is best to use Timer 1 mode 2 (8-bit counter with autoreload), although any counter mode can be used. The Timer 1 reload value is stored in the TH1 register, which makes the complete formula for Timer 1:

Baud Rate = 
$$\frac{2 \text{ SMODx}}{32} \times \frac{\text{clk}}{12 \times (256 - \text{TH1})}$$

The 12 in the denominator in the above equation can be changed to 4 by setting the T1M bit in the CKCON SFR. To derive the required TH1 value from a known baud rate (when TM1 = 0), use the equation:

$$TH1 = 256 - \frac{SMODx}{2 \times clk}$$

$$384 \times Baud Rate$$

You can also achieve very low serial port baud rates from Timer 1 by enabling the Timer 1 interrupt, configuring Timer 1 to mode 1, and using the Timer 1 interrupt to initiate a 16-bit software reload. Table 23 lists sample reload values for a variety of common serial port baud rates.

| Desired<br>Baud Rate | SMODx | C/T | Timer 1<br>Mode | TH1 Value<br>for<br>33-MHz clk | TH1 Value<br>for<br>25-MHz clk | TH1 Value<br>for<br>11.0592-MHz clk |
|----------------------|-------|-----|-----------------|--------------------------------|--------------------------------|-------------------------------------|
| 57.6 Kb/s            | 1     | 0   | 2               | FDh                            | FEh                            | FFh                                 |
| 19.2 Kb/s            | 1     | 0   | 2               | F7h                            | F9h                            | FDh                                 |
| 9.6 Kb/s             | 1     | 0   | 2               | EEh                            | F2h                            | FAh                                 |
| 4.8 Kb/s             | 1     | 0   | 2               | DCh                            | E5h                            | F4h                                 |
| 2.4 Kb/s             | 1     | 0   | 2               | B8h                            | CAh                            | E8h                                 |
| 1.2 Kb/s             | 1     | 0   | 2               | 71h                            | 93h                            | D0h                                 |

Table 23: Timer 1 Reload Values for Serial Port Mode 1 Baud Rates

To use Timer 2 as the baud-rate generator, configure Timer 2 in auto-reload mode and set the TCLK and/or RCLK bits in the T2CON SFR. TCLK selects Timer 2 as the baud-rate generator for the transmitter; RCLK selects Timer 2 as the baud-rate generator for the receiver. The 16-bit reload value for Timer 2 is stored in the RCAP2L and RCA2H SFRs, which makes the equation for the Timer 2 baud rate:

Baud Rate = 
$$\frac{\text{clk}}{32 \text{ x } (65536 - \text{RCAP2H,RCAP2L})}$$

where RCAP2H,RCAP2L is the content of RCAP2H and RCAP2L taken as a 16-bit unsigned number.

The 32 in the denominator is the result of the clk signal being divided by 2 and the Timer 2 overflow being divided by 16. Setting TCLK or RCLK to 1 automatically causes the clk signal to be divided by 2, as shown in Figure 12, instead of the 4 or 12 determined by the T2M bit in the CKCON SFR.

To derive the required RCAP2H and RCAP2L values from a known baud rate, use the equation:

RCAP2H,RCAP2L = 
$$65536 - \frac{\text{clk}}{32 \text{ x Baud Rate}}$$

Table 24 lists sample values of RCAP2L and RCAP2H for a variety of desired baud rates.

Table 24: Timer 2 Reload Values for Serial Port Mode 1 Baud Rates

| Baud Rate | C/T2 | 33-<br>MHz<br>clk<br>RCAP2<br>H | 33-MHz<br>clk<br>RCAP2<br>L | 25-MHz clk<br>RCAP2H | 25-MHz clk<br>RCAP2L | 11.0592-<br>MHz clk<br>RCAP2H | 11.0592-MHz<br>clk<br>RCAP2L |
|-----------|------|---------------------------------|-----------------------------|----------------------|----------------------|-------------------------------|------------------------------|
| 57.6 Kb/s | 0    | FFh                             | EEh                         | FFh                  | F2h                  | FFh                           | FAh                          |
| 19.2 Kb/s | 0    | FFh                             | CAh                         | FFh                  | D7h                  | FFh                           | EEh                          |
| 9.6 Kb/s  | 0    | FFh                             | 95h                         | FFh                  | AFh                  | FFh                           | DCh                          |
| 4.8 Kb/s  | 0    | FFh                             | 29h                         | FFh                  | 5Dh                  | FFh                           | B8h                          |
| 2.4 Kb/s  | 0    | FEh                             | 52h                         | FEh                  | BBh                  | FFh                           | 70h                          |
| 1.2 Kb/s  | 0    | FCh                             | A5h                         | FDh                  | 75h                  | FEh                           | E0h                          |

When either RCLK or TCLK is set, the TF2 flag will not be set on a Timer 2 rollover, and the t2ex reload trigger is disabled.

#### **Mode 1 Transmit**

Figure 17 illustrates the mode 1 transmit timing. In mode 1, the UART begins transmitting after the first rollover of the divide-by-16 counter after the software writes to the SBUF0 (or SBUF1) register. The UART transmits data on the txd0 (or txd1) pin in the following order: start bit, eight data bits (LSB first), stop bit. The TI\_0 (or TI\_1) bit is set two clock cycles after the stop bit is transmitted.



Figure 17: Serial Port 0 Mode 1 Transmit Timing

#### Mode 1 Receive

Figure 18 illustrates the mode 1 receive timing. Reception begins at the falling edge of a start bit received on rxd0\_in (or rxd1\_in), when enabled by the REN\_0 (or REN\_1) bit. For this purpose, rxd0\_in (or rxd1\_in) is sampled sixteen times per bit for any baud rate. When a falling edge of a start bit is detected, the divide-by-16 counter used to generate the receive clock is reset to align the counter rollover to the bit boundaries.



Figure 18: Serial Port 0 Mode 1 Receive Timing

For noise rejection, the serial port establishes the content of each received bit by a majority decision of three consecutive samples in the middle of each bit time. This is especially true for the start bit. If the falling edge on rxd0\_in (or rxd1\_in) is not verified by a majority decision of three consecutive samples (low), then the serial port stops reception and waits for another falling edge on rxd0\_in (or rxd1\_in).

At the middle of the stop bit time, the serial port checks for the following conditions:

- RI 0 (or RI 1) = 0
- If SM2\_0 (or SM2\_1) = 1, the state of the stop bit is 1 (if SM2\_0 (or SM2\_1) = 0, the state of the stop bit does not matter)

If the above conditions are met, the serial port then writes the received byte to the SBUF0 (or SBUF1) register, loads the stop bit into RB8\_0 (or RB8\_1), and sets the RI\_0 (or RI\_1) bit. If the above conditions are not met, the received data is lost, the SBUF register and RB8 bit are not loaded, and the RI bit is not set.

After the middle of the stop bit time, the serial port waits for another high-to-low transition on the rxd0 in or rxd1 in pin.

Mode 1 operation is identical to that of the standard 8051 when Timers 1 and 2 use clk/12 (the default).

Mode 2 provides asynchronous, full-duplex communication, using a total of eleven bits:

- One start bit
- Eight data bits
- One programmable 9th bit
- One stop bit

The data bits are transmitted and received LSB first. For transmission, the 9th bit is determined by the value in TB8\_0 (or TB8\_1). To use the 9th bit as a parity bit, move the value of the P bit (SFR PSW.0) to TB8\_0 (or TB8\_1).

The mode 2 baud rate is either clk/32 or clk/64, as determined by the SMOD0 (or SMOD1) bit. The formula for the mode 2 baud rate is:

Baud Rate = 
$$\frac{\begin{array}{c} SMODx \\ 2 \quad x \quad clk \\ \hline 64 \end{array}}$$

Mode 2 operation is identical to the standard 8051.

#### **Mode 2 Transmit**

Figure 19 illustrates the mode 2 transmit timing. Transmission begins after the first rollover of the divide-by-16 counter following a software write to SBUF0 (or SBUF1). The UART shifts data out on the txd0 (or txd1) pin in the following order: start bit, data bits (LSB first), 9th bit, stop bit. The TI\_0 (or TI\_1) bit is set when the stop bit is placed on the txd0 (or txd1) pin.



Figure 19: Serial Port 0 Mode 2 Transmit Timing

#### Mode 2 Receive

Figure 20 illustrates the mode 2 receive timing. Reception begins at the falling edge of a start bit received on rxd0\_in (or rxd1\_in), when enabled by the REN\_0 (or REN\_1) bit. For this purpose, rxd0\_in (or rxd1\_in) is sampled sixteen times per bit for any baud rate. When a falling edge of a start bit is detected, the divide-by-16 counter used to generate the receive clock is reset to align the counter rollover to the bit boundaries.



Figure 20: Serial Port 0 Mode 2 Receive Timing

For noise rejection, the serial port establishes the content of each received bit by a majority decision of three consecutive samples in the middle of each bit time. This is especially true for the start bit. If the falling edge on rxd0\_in (or rxd1\_in) is not verified by a majority decision of three consecutive samples (low), then the serial port stops reception and waits for another falling edge on rxd0\_in (or rxd1\_in).

At the middle of the stop bit time, the serial port checks for the following conditions:

- $RI_0$  (or RI1) = 0
- If SM2\_0 (or SM2\_1) = 1, the state of the stop bit is 1 (if SM2\_0 (or SM2\_1) = 0, the state of the stop bit does not matter)

If the above conditions are met, the serial port then writes the received byte to the SBUF0 (or SBUF1) register, loads the 9th received bit into RB8\_0 (or RB8\_1), and sets the RI\_0 (or RI\_1) bit. If the above conditions are not met, the received data is lost, the SBUF register and RB8 bit are not loaded, and the RI bit is not set. After the middle of the stop bit time, the serial port waits for another high-to-low transition on the rxd0\_in or rxd1\_in pin.

### Mode 3

Mode 3 provides asynchronous, full-duplex communication, using a total of eleven bits:

- One start bit
- Eight data bits
- One programmable 9th bit
- One stop bit; the data bits are transmitted and received LSB first

The mode 3 transmit and receive operations are identical to mode 2. The mode 3 baud rate generation is identical to mode 1. That is, mode 3 is a combination of mode 2 protocol and mode 1 baud rate. Figure 21 illustrates the mode 3 transmit timing. Mode 3 operation is identical to that of the standard 8051 when Timers 1 and 2 use clk/12 (the default).



Figure 21: Serial Port 0 Mode 3 Transmit Timing

Figure 22 illustrates the mode 3 receive timing.



Figure 22: Serial Port 0 Mode 3 Receive Timing

# **Multiprocessor Communications**

The multiprocessor communication feature is enabled in modes 2 and 3 when the SM2 bit is set in the SCON SFR for a serial port – SM2\_0 for Serial Port 0, SM2\_1 for Serial Port 1. In multiprocessor communication mode, the 9th bit received is stored in RB8\_0 (or RB8\_1) and, after the stop bit is received, the serial port interrupt is activated only if RB8\_0 (or RB8\_1) = 1.

A typical use for the multiprocessor communication feature is when a master wants to send a block of data to one of several slaves. The master first transmits an address byte that identifies the target slave. When transmitting an address byte, the master sets the 9th bit to 1; for data bytes, the 9th bit is 0.

When SM2\_0 (or SM2\_1) = 1, no slave will be interrupted by a data byte. However, an address byte interrupts all slaves so that each slave can examine the received address byte to determine whether that slave is being addressed. Address decoding must be done by software during the interrupt service routine. The addressed slave clears its SM2\_0 (or SM2\_1) bit and prepares to receive the data bytes. The slaves that are not being addressed leave the SM2\_0 (or SM2\_1) bit set and ignore the incoming data bytes.

# SFR Bus Peripheral Interface

The DW8051 accesses internal and external peripherals by using Special Function Registers (SFRs). The internal peripherals include the timer/counters, SFR RAM, interrupt unit, and the optional serial ports.

#### **External SFR Bus**

You can directly attach custom-designed peripherals to the DW8051 using the SFR interface signals sfr\_data\_in[7:0], sfr\_data\_out[7:0], sfr\_addr[7:0], sfr\_rd, and sfr\_wr. SFR addresses that are not used for DW8051 internal SFRs are available for connecting external SFR peripherals. For a list of DW8051 internal SFRs, refer to "DW8051 Architectural Overview" on page 17.

The SFR bus is a synchronous 8-bit bus. All registers in the peripherals attached to this bus are memory mapped into the DW8051 SFR address space and can be accessed by the DW8051\_core in the same manner as any internal SFR.

The SFR bus can only be used for on-chip peripheral blocks. The SFR bus timing does not permit the attachment of off-chip peripheral blocks. The number of peripherals that can be attached to the SFR interface is limited only by the number of free SFR addresses and electrical timing considerations.

There are several benefits when you connect peripherals directly to the SFR bus. Peripheral registers will be mapped into the SFR address space and can take advantage of the DW8051 direct addressing modes. However, DW8051\_core only reads sfr\_data\_in when sfr\_addr does not match the address of any internal SFR. Otherwise, sfr\_data\_in is ignored.

The addresses of standard SFRs that are not built into the DW8051\_core because the associated internal peripheral has been excluded through parameter settings can be used for external SFR peripherals. However, this can cause code compatibility problems and is therefore not recommended. For example, the SBUF0 SFR is not built when the serial parameter = 0, and can therefore be used for an external SFR peripheral. However, software that depends on the SBUF0 SFR at address 99h will not function properly if SFR address 99h is used for an external device.

For an example of custom SFR peripheral integration and associated timing diagrams, refer to "DW8051 User Guide" on page 81.

# **Bit Addressing**

Bit addressing in SFR space is available at all SFR addresses that end with 0 or 8. For example, the PSW SFR at address D0h is bit-addressable. Table 25 lists the bit-addressable SFRs and their usage.

Table 25: Bit-Addressable SFRs

| SFR Address | Usage                                                                  |
|-------------|------------------------------------------------------------------------|
| 80h         | Not present in DW8051_core; available for external SFR peripheral      |
| 88h         | TCON                                                                   |
| 90h         | Not present in DW8051_core; available for external SFR peripheral      |
| 98h         | SCON0 when the serial parameter is 1 or 2; not present when serial = 0 |
| A0h         | Not present in DW8051_core; available for external SFR peripheral      |
| A8h         | IE                                                                     |
| B0h         | Not present in DW8051_core; available for external SFR peripheral      |
| B8h         | IP                                                                     |
| C0h         | SCON1 when serial = 2; not present when serial = 0 or 1                |
| C8h         | T2CON when timer2 = 1; not present when timer2 = 0                     |
| D0h         | PSW                                                                    |
| D8h         | EICON                                                                  |
| E0h         | ACC                                                                    |
| E8h         | EIE when extd_intr = 1; not present when extd_intr = 0                 |
| F0h         | В                                                                      |
| F8h         | EIP when extd_intr = 1; not present when extd_intr = 0                 |

# **Interrupts**

The setting of the user-modifiable parameter extd\_intr determines whether the DW8051 is built with the 6-source standard interrupt unit or the 13-source extended interrupt unit.

The DW8051 standard interrupt unit (selected when extd\_intr = 0) supports the following interrupt sources:

- int0\_n External interrupt, active low, configurable as edge-sensitive or level-sensitive
- int1\_n External interrupt, active low, configurable as edge-sensitive or level-sensitive
- TF0 Timer 0 interrupt
- TF1 Timer 1 interrupt
- TF2 or EXF2 Timer 2 interrupt

• TI\_0 or RI\_0 – Internal receive/transmit interrupt from Serial Port 0

The DW8051 extended interrupt unit (selected when extd\_intr = 1) supports the six standard interrupts, plus seven additional interrupt sources:

- pfi External power-fail interrupt, level-sensitive, active high
- int2 External interrupt, edge-sensitive, active high
- int3 n External interrupt, edge-sensitive, active low
- int4 External interrupt, edge-sensitive, active high
- int5 n External interrupt, edge-sensitive, active low
- wdti External watchdog-timer interrupt, edge-sensitive, active high
- TI 1 or RI 1 Internal receive/transmit interrupt from optional Serial Port 1

Interrupts from the serial ports and Timer 2 cannot be forced by software if the corresponding blocks are excluded from the DW8051\_core through parameter settings. Interrupts from excluded blocks will never occur. The corresponding interrupt enable and priority bits are available but not used.

# 803x/805x Compatibility

In general, when extd\_intr = 1, the DW8051 interrupt structure is similar to that of the Dallas Semiconductor DS80C320. Table 26 summarizes the differences in interrupt structure between the Intel 8051, the Dallas Semiconductor DS80C320, and the DesignWare DW8051 MacroCell.

Table 26: Interrupt Compatibility Summary for Extended Interrupt Unit

| Feature                   | Intel 8051      | Dallas DS80C320      | DW8051                      |
|---------------------------|-----------------|----------------------|-----------------------------|
| Power fail interrupt      | not implemented | internally generated | externally generated        |
| External interrupt 0      | implemented     | implemented          | implemented                 |
| Timer 0 interrupt         | implemented     | implemented          | implemented                 |
| External interrupt 1      | implemented     | implemented          | implemented                 |
| Timer 1 interrupt         | implemented     | implemented          | implemented                 |
| Serial port 0 interrupt   | implemented     | implemented          | implemented when serial > 0 |
| Timer 2 interrupt         | not implemented | implemented          | implemented when timer2 = 1 |
| Serial port 1 interrupt   | not implemented | implemented          | implemented when serial = 2 |
| External interrupt 2      | not implemented | implemented          | implemented                 |
| External interrupt 3      | not implemented | implemented          | implemented                 |
| External interrupt 4      | not implemented | implemented          | implemented                 |
| External interrupt 5      | not implemented | implemented          | implemented                 |
| Watchdog timer interrupt  | not implemented | internally generated | externally generated        |
| Real-time clock interrupt | not implemented | implemented          | not implemented             |

### **Interrupt SFRs**

The following SFRs are associated with interrupt control:

- IE SFR A8h (Table 27 on page 66)
- IP SFR B8h (Table 28 on page 67)
- EXIF SFR 91h (Table 29 on page 67)
- EICON SFR D8h (Table 30 on page 68)
- EIE SFR E8h (Table 31 on page 68)
- EIP SFR F8h (Table 32 on page 69)

The IE and IP SFRs provide interrupt enable and priority control for the standard interrupt unit, as with the standard 8051. Additionally, these SFRs provide control bits for the Serial Port 1 interrupt. These bits (ES1 and PS1) are available only when the extended interrupt unit is implemented (extd\_intr = 1). Otherwise, they are read as 0.

Bits ES0, ES1, ET2, PS0, PS1, and PT2 are present, but not used, when the corresponding module is not implemented.

The EXIF, EICON, EIE, and EIP registers provide flags, enable control, and priority control for the optional extended interrupt unit.

Table 27 explains the bit functions of the IE register.

Table 27: IE Register – SFR A8h

| Bit  | Function                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IE.7 | EA – Global interrupt enable. Controls masking of all interrupts except power-fail interrupt ( $pfi$ ). $EA$ = 0 disables all interrupts ( $EA$ overrides individual interrupt enable bits). When $EA$ = 1, each interrupt is enabled or masked by its individual enable bit.                                                                                                                                                    |
| IE.6 | ES1 – Enable Serial Port 1 interrupt. ES1 = 0 disables Serial Port 1 interrupts (TI_1 and RI_1). ES1 = 1 enables interrupts generated by the TI_1 or RI_1 flag. ES1 is available only when the extended interrupt unit is implemented ( <i>extd_intr</i> = 1). Otherwise, it is read as 0. If the extended interrupt unit is implemented and Serial Port 1 is not implemented ( <i>serial</i> < 2), ES1 is present but not used. |
| IE.5 | ET2 – Enable Timer 2 interrupt. ET2 = 0 disables Timer 2 interrupt (TF2). ET2 = 1 enables interrupts generated by the TF2 or EXF2 flag. If Timer 2 is not implemented (timer2 = 0), ET2 is present but not used.                                                                                                                                                                                                                 |
| IE.4 | ES0 – Enable Serial Port 0 interrupt. ES0 = 0 disables Serial Port 0 interrupts (TI_0 and RI_0). ES0 = 1 enables interrupts generated by the TI_0 or RI_0 flag. If Serial Port 0 is not implemented (serial = 0), ES0 is present but not used.                                                                                                                                                                                   |
| IE.3 | ET1 – Enable Timer 1 interrupt. ET1 = 0 disables Timer 1 interrupt (TF1). ET1 = 1 enables interrupts generated by the TF1 flag.                                                                                                                                                                                                                                                                                                  |
| IE.2 | EX1 – Enable external interrupt 1. EX1 = 0 disables external interrupt 1 (int1_n). EX1 = 1 enables interrupts generated by the int1_n pin.                                                                                                                                                                                                                                                                                       |
| IE.1 | ET0 – Enable Timer 0 interrupt. ET0 = 0 disables Timer 0 interrupt (TF0). ET0 = 1 enables interrupts generated by the TF0 flag.                                                                                                                                                                                                                                                                                                  |
| IE.0 | EX0 – Enable external interrupt 0. EX0 = 0 disables external interrupt 0 (int0_n). EX0 = 1 enables interrupts generated by the int0_n pin.                                                                                                                                                                                                                                                                                       |

Table 28 explains the bit functions of the IP register.

Table 28: IP Register - SFR B8h

| Bit  | Function                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IP.7 | Reserved. Read as 1.                                                                                                                                                                                                                                                                                                                                                                                                         |
| IP.6 | PS1 – Serial Port 1 interrupt priority control. PS1 = 0 sets Serial Port 1 interrupt (TI_1 or RI_1) to low priority. PS1 = 1 sets Serial Port 1 interrupt to high priority. PS1 is available only when the extended interrupt unit is implemented (extd_intr = 1). Otherwise, it is read as 0. If the extended interrupt unit is implemented and Serial Port 1 is not implemented (serial < 2), PS1 is present but not used. |
| IP.5 | PT2 – Timer 2 interrupt priority control. PT2 = 0 sets Timer 2 interrupt (TF2) to low priority. PT2 = 1 sets Timer 2 interrupt to high priority. If Timer 2 is not implemented (timer2 = 0), PT2 is present but not used.                                                                                                                                                                                                    |
| IP.4 | PS0 – Serial Port 0 interrupt priority control. PS0 = 0 sets Serial Port 0 interrupt (TI_0 or RI_0) to low priority. PS0 = 1 sets Serial Port 0 interrupt to high priority. If Serial Port 0 is not implemented (serial = 0), PS0 is present but not used.                                                                                                                                                                   |
| IP.3 | PT1 – Timer 1 interrupt priority control. PT1 = 0 sets Timer 1 interrupt (TF1) to low priority. PT1 = 1 sets Timer 1 interrupt to high priority.                                                                                                                                                                                                                                                                             |
| IP.2 | PX1 – External interrupt 1 priority control. PX1 = 0 sets external interrupt 1 (int1_n) to low priority. PT1 = 1 sets external interrupt 1 to high priority.                                                                                                                                                                                                                                                                 |
| IP.1 | PT0 – Timer 0 interrupt priority control. PT0 = 0 sets Timer 0 interrupt (TF0) to low priority. PT0 = 1 sets Timer 0 interrupt to high priority.                                                                                                                                                                                                                                                                             |
| IP.0 | PX0 – External interrupt 0 priority control. PX0 = 0 sets external interrupt 0 (int0_n) to low priority. PT0 = 1 sets external interrupt 0 to high priority.                                                                                                                                                                                                                                                                 |

Table 29 explains the bit functions of the EXIF register.

Table 29: EXIF Register - SFR 91h

| Bit      | Function                                                                                                                                                                                            |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EXIF.7   | IE5 – External interrupt 5 flag. IE5 = 1 indicates that a falling edge was detected at the int5_n pin. IE5 must be cleared by software. Setting IE5 in software generates an interrupt, if enabled. |
| EXIF.6   | IE4 – External interrupt 4 flag. IE4 = 1 indicates that a rising edge was detected at the int4 pin. IE4 must be cleared by software. Setting IE4 in software generates an interrupt, if enabled.    |
| EXIF.5   | IE3 – External interrupt 3 flag. IE3 = 1 indicates that a falling edge was detected at the int3_n pin. IE3 must be cleared by software. Setting IE3 in software generates an interrupt, if enabled. |
| EXIF.4   | IE2 – External interrupt 2 flag. IE2 = 1 indicates that a rising edge was detected at the int2 pin. IE2 must be cleared by software. Setting IE2 in software generates an interrupt, if enabled.    |
| EXIF.3   | Reserved. Read as 1.                                                                                                                                                                                |
| EXIF.2-0 | Reserved. Read as 0.                                                                                                                                                                                |

Table 30 explains the bit functions of the EICON register.

Table 30: EICON Register - SFR D8h

| Bit       | Function                                                                                                                                                                                                                                                                                                           |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EICON.7   | SMOD1 – Serial Port 1 baud rate doubler enable. When SMOD1 = 1, the baud rate for Serial Port 1 is doubled.                                                                                                                                                                                                        |
| EICON.6   | Reserved. Read as 1.                                                                                                                                                                                                                                                                                               |
| EICON.5   | EPFI – Enable power-fail interrupt. EPFI = 0 disables power-fail interrupt (pfi). EPFI = 1 enables interrupts generated by the pfi pin.                                                                                                                                                                            |
| EICON.4   | PFI – Power-fail interrupt flag. PFI = 1 indicates a power-fail interrupt was detected at the pfi pin. PFI must be cleared by software before exiting the interrupt service routine. Otherwise, the interrupt occurs again. Setting PFI in software generates a power-fail interrupt, if enabled.                  |
| EICON.3   | WDTI – Watchdog timer interrupt flag. WDTI = 1 indicates a watchdog timer interrupt was detected at the wdti pin. WDTI must be cleared by software before exiting the interrupt service routine. Otherwise, the interrupt occurs again. Setting WDTI in software generates a watchdog timer interrupt, if enabled. |
| EICON.2-0 | Reserved. Read as 0.                                                                                                                                                                                                                                                                                               |

Table 31 explains the bit functions of the EIE register.

Table 31: EIE Register - SFR E8h

| Bit     | Function                                                                                                                                      |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| EIE.7-5 | Reserved. Read as 1.                                                                                                                          |
| EIE.4   | EWDI – Enable watchdog timer interrupt. EWDI = 0 disables watchdog timer interrupt (wdti). EWDI = 1 enables interrupts generated by wdti pin. |
| EIE.3   | EX5 – Enable external interrupt 5. EX5 = 0 disables external interrupt 5 (int5_n). EX5 = 1 enables interrupts generated by the int5_n pin.    |
| EIE.2   | EX4 – Enable external interrupt 4. EX4 = 0 disables external interrupt 4 (int4). EX4 = 1 enables interrupts generated by the int4 pin.        |
| EIE.1   | EX3 – Enable external interrupt 3. EX3 = 0 disables external interrupt 3 (int3_n). EX3 = 1 enables interrupts generated by the int3_n pin.    |
| EIE.0   | EX2 – Enable external interrupt 2. EX2 = 0 disables external interrupt 2 (int2). EX2 = 1 enables interrupts generated by the int2 pin.        |

Table 32 explains the bit functions of the EIP register.

Table 32: EIP Register - SFR F8h

| Bit     | Function                                                                                                                                                                   |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EIP.7-5 | Reserved. Read as 1.                                                                                                                                                       |
| EIP.4   | PWDI - Watchdog timer interrupt priority control. WDPI = 0 sets watchdog timer interrupt (wdti) to low priority. $PSO = 1$ sets watchdog timer interrupt to high priority. |
| EIP.3   | PX5 – External interrupt 5 priority control. PX5 = 0 sets external interrupt 5 (int5_n) to low priority. PX5 = 1 sets external interrupt 5 to high priority.               |
| EIP.2   | PX4 – External interrupt 4 priority control. PX4 = 0 sets external interrupt 4 (int4) to low priority. PX4 = 1 sets external interrupt 4 to high priority.                 |
| EIP.1   | PX3 – External interrupt 3 priority control. PX3 = 0 sets external interrupt 3 (int3_n) to low priority. PX3 = 1 sets external interrupt 3 to high priority.               |
| EIP.0   | PX2 – External interrupt 2 priority control. PX2 = 0 sets external interrupt 2 (int2) to low priority. PX2 = 1 sets external interrupt 2 to high priority.                 |

# **Interrupt Processing**

When an enabled interrupt occurs, the CPU vectors to the address of the interrupt service routine (ISR) associated with that interrupt, as listed in Table 33. The CPU executes the ISR to completion unless another interrupt of higher priority occurs. Each ISR ends with an RETI (return from interrupt) instruction. After executing the RETI, the CPU returns to the next instruction that would have been executed if the interrupt had not occurred.

**Table 33: Interrupt Natural Vectors and Priorities** 

| Interrupt    | Description                       | Natural Priority | Interrupt Vector |
|--------------|-----------------------------------|------------------|------------------|
| pfi          | Power fail interrupt              | 0                | 33h              |
| int0_n       | External interrupt 0              | 1                | 03h              |
| TF0          | Timer 0 interrupt                 | 2                | 0Bh              |
| int1_n       | External interrupt 1              | 3                | 13h              |
| TF1          | Timer 1 interrupt                 | 4                | 1Bh              |
| TI_0 or RI_0 | Serial Port 0 transmit or receive | 5                | 23h              |
| TF2 or EXF2  | Timer 2 interrupt                 | 6                | 2Bh              |
| TI_1 or RI_1 | Serial Port 1 transmit or receive | 7                | 3Bh              |
| int2         | External interrupt 2              | 8                | 43h              |
| int3_n       | External interrupt 3              | 9                | 4Bh              |

**Interrupt Description Natural Priority Interrupt Vector** int4 10 External interrupt 4 53h 5Bh int5 n External interrupt 5 11 wdti Watchdog timer interrupt 12 63h

**Table 33: Interrupt Natural Vectors and Priorities (Continued)** 

An ISR can only be interrupted by a higher priority interrupt. That is, an ISR for a low-level interrupt can be interrupted only by a high-level interrupt. An ISR for a high-level interrupt can be interrupted only by a power-fail interrupt (extended interrupt unit only).

The DW8051 always completes the instruction in progress before servicing an interrupt. If the instruction in progress is RETI, or a write access to any of the IP, IE, EIP, or EIE SFRs, the DW8051 completes one additional instruction before servicing the interrupt.

# **Interrupt Masking**

The EA bit in the IE SFR (IE.7) is a global enable for all interrupts except the power-fail interrupt. When EA = 1, each interrupt is enabled/masked by its individual enable bit. When EA = 0, all interrupts are masked. The only exception is the power-fail interrupt, which is not affected by the EA bit. When EPFI = 1, the power-fail interrupt is enabled, regardless of the state of the EA bit.

Table 34 provides a summary of interrupt sources, flags, enables, and priorities.

Table 34: Interrupt Flags, Enables, and Priority Control

| Interrupt    | Description                       | Flag                              | Enable  | Priority<br>Control |
|--------------|-----------------------------------|-----------------------------------|---------|---------------------|
| pfi          | Power fail interrupt              | EICON.4                           | EICON.5 | N/A                 |
| int0_n       | External interrupt 0              | TCON.1                            | IE.0    | IP.0                |
| TF0          | Timer 0 interrupt                 | TCON.5                            | IE.1    | IP.1                |
| int1_n       | External interrupt 1              | TCON.3                            | IE.2    | IP.2                |
| TF1          | Timer 1 interrupt                 | TCON.7                            | IE.3    | IP.3                |
| TI_0 or RI_0 | Serial Port 0 transmit or receive | SCON0.0 (RI_0),<br>SCON0.1 (TI_0) | IE.4    | IP.4                |
| TF2 or EXF2  | Timer 2 interrupt                 | T2CON.7 (TF2),<br>T2CON.6 (EXF2)  | IE.5    | IP.5                |
| TI_1 or RI_1 | Serial Port 1 transmit or receive | SCON1.0 (RI_1),<br>SCON1.1 (TI_1) | IE.6    | IP.6                |
| int2         | External interrupt 2              | EXIF.4                            | EIE.0   | EIP.0               |
| int3_n       | External interrupt 3              | EXIF.5                            | EIE.1   | EIP.1               |

| Interrupt | Description              | Flag    | Enable | Priority<br>Control |
|-----------|--------------------------|---------|--------|---------------------|
| int4      | External interrupt 4     | EXIF.6  | EIE.2  | EIP.2               |
| int5_n    | External interrupt 5     | EXIF.7  | EIE.3  | EIP.3               |
| wdti      | Watchdog timer interrupt | EICON.3 | EIE.4  | EIP.4               |

Table 34: Interrupt Flags, Enables, and Priority Control (Continued)

# **Interrupt Priorities**

There are two stages of interrupt priority assignment: interrupt level and natural priority. The interrupt level (highest, high, or low) takes precedence over natural priority. The power-fail interrupt, if enabled, always has highest priority and is the only interrupt that can have highest priority. All other interrupts can be assigned either high or low priority.

In addition to an assigned priority level (high or low), each interrupt has a natural priority, as listed in Table 33 on page 69. Simultaneous interrupts with the same priority level (for example, both high) are resolved according to their natural priority. For example, if int0\_n and int2 are both programmed as high priority, int0\_n takes precedence.

Once an interrupt is being serviced, only an interrupt of higher priority level can interrupt the service routine of the interrupt currently being serviced.

# Interrupt Sampling

The internal timers and serial ports generate interrupts by setting their respective SFR interrupt flag bits. The DW8051 samples external interrupts once per instruction cycle, at the rising edge of clk at the end of cycle C4.

The int0\_n and int1\_n signals are both active low and can be programmed through the IT0 and IT1 bits in the TCON SFR to be either edge-sensitive or level-sensitive. For example, when IT0 = 0, int0\_n is level-sensitive and the DW8051 sets the IE0 flag when the int0\_n pin is sampled low. When IT0 = 1, int0\_n is edge-sensitive and the DW8051 sets the IE0 flag when the int0\_n pin is sampled high then low on consecutive samples.

The remaining four external interrupts are edge-sensitive only; int2 and int4 are active high, int3\_n and int5\_n are active low.

The power-fail (pfi) and watchdog timer (wdti) interrupts are active high and sampled once per instruction cycle. The power-fail interrupt is level-sensitive, and the watchdog timer interrupt is edge-sensitive.

To ensure that edge-sensitive interrupts are detected, the corresponding ports should be held high for four clock cycles and then low for four clock cycles. Level-sensitive interrupts are not latched and must remain active until serviced.

### **Interrupt Latency**

Interrupt response time depends on the current state of the DW8051. The fastest response time is five instruction cycles: one to detect the interrupt, and four to perform the LCALL to the ISR.

The maximum latency (thirteen instruction cycles) occurs when the DW8051 is currently executing an RETI instruction followed by a MUL or DIV instruction. The thirteen instruction cycles in this case are: one to detect the interrupt, three to complete the RETI, five to execute the DIV or MUL, and four to execute the LCALL to the ISR. For the maximum latency case, the response time is  $13 \times 4 = 52$  clock cycles.

# **Single-Step Operation**

The DW8051 interrupt structure provides a way to perform single-step program execution. When exiting an ISR with an RETI instruction, the DW8051 will always execute at least one instruction of the task program. Therefore, once an ISR is entered, it cannot be re-entered until at least one program instruction is executed.

To perform single-step execution, program one of the external interrupts (for example, int0\_n) to be level-sensitive and write an ISR for that interrupt that terminates as follows:

```
JNB TCON.1,$ ; wait for high on int0_n
JB TCON.1,$ ; wait for low on int0_n
RETI ; return for ISR
```

The CPU enters the ISR when int0\_n goes low, then waits for a pulse on int0\_n. Each time int0\_n is pulsed, the CPU exits the ISR, executes one program instruction, then re-enters the ISR.

### Reset

The DW8051 provides two reset inputs, por\_n and rst\_in\_n. The por\_n signal is the power-on reset input; rst\_in\_n provides the functionality of the standard 8051 RST input.

For either external reset source, the DW8051 remains in the reset state until the external reset signal is removed. Both sources of reset initialize the SFRs to their reset values, as listed in Table 10 on page 38. The internal RAM is not affected by either por\_n or rst\_in\_n. When the activated reset signal is removed, the DW8051 exits the reset state and begins program execution at the standard reset vector address 0000h.

### **Power On Reset**

The por\_n input must be driven low for at least two clock cycles to ensure proper initialization. There is no need to externally synchronize the por\_n signal to the clk signal. An internal 2-stage synchronizer synchronizes por\_n to clk.

Asserting por\_n immediately aborts the current operation, forces all internal logic into the reset state, and activates the rst\_out\_n signal. The rst\_out\_n signal is used internally to reset all modules and can be used to reset externally connected hardware.

The DW8051 exits the internal reset state and de-asserts the rst\_out\_n signal at least one clock cycle after the release of por\_n and always on the rising edge of the clk signal. CPU operation starts 1.5 clock cycles after the release of rst\_out\_n.



Figure 23 illustrates the power-on reset timing.

Figure 23: Timing of por\_n Reset

### **Standard Reset**

The rst\_in\_n signal provides the same functionality as the standard 8051 RST input, with inverse polarity. The DW8051 always samples rst\_in\_n in cycle 4 (C4) of the four-clock instruction cycle, and goes into the reset state if two consecutive samples of rst\_in\_n are low. Therefore, rst\_in\_n must be asserted (active low) for at least two instruction cycles (eight clock cycles). Shorter pulses on rst\_in\_n may be ignored.

The DW8051 activates rst\_out\_n and resets internal hardware at the end of the C4 cycle in which rst\_in\_n is sampled low for the second time. Figure 24 illustrates the rst\_in\_n assertion timing.



Figure 24: Assertion of rst\_in\_n

The DW8051 releases rst\_out\_n at the end of the second C4 cycle in which rst\_in\_n is sampled high. The CPU begins execution at address 0000h, 1.5 clock cycles after the release of rst\_out\_n. Figure 25 illustrates the rst\_in\_n deassertion timing.



Figure 25: Deassertion of rst\_in\_n

# **Power Saving Modes**

The DW8051 provides two power saving modes: idle mode and stop mode. Table 35 summarizes the differences in power saving features between the Intel 8051, the Dallas Semiconductor DS80C320, and the DesignWare DW8051 MacroCell.

**Table 35: Power Saving Modes Compatibility Summary** 

| Feature                | Intel 8051                                                    | Dallas DS80C320                                               | DW8051                                                             |
|------------------------|---------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------|
| Idle mode              | Clock gated internally. Exit idle mode by interrupt or reset. | Clock gated internally. Exit idle mode by interrupt or reset. | Clock not gated internally. Exit idle mode by interrupt or reset.  |
| Stop mode              | Clock gated internally. Exit stop mode by interrupt or reset. | Clock gated internally. Exit stop mode by interrupt or reset. | Clock not gated internally. Exit stop mode by power-on reset only. |
| Power management modes | not implemented                                               | implemented                                                   | not implemented                                                    |
| Ring oscillator select | not implemented                                               | implemented                                                   | not implemented                                                    |
| Band Gap select        | not implemented                                               | implemented                                                   | not implemented                                                    |

The bits that control entry into idle and stop modes are in the PCON register at SFR address 87h, listed in Table 36.

Table 36: PCON Register - SFR 87h

| Bit      | Function                                                                                                    |
|----------|-------------------------------------------------------------------------------------------------------------|
| PCON.7   | SMOD0 – Serial Port 0 baud-rate doubler enable. When SMOD0 = 1, the baud rate for Serial Port 0 is doubled. |
| PCON.6-4 | Reserved.                                                                                                   |
| PCON.3   | GF1 – General purpose flag 1. Bit-addressable, general purpose flag for software control.                   |
| PCON.2   | GF0 – General purpose flag 0. Bit-addressable, general purpose flag for software control.                   |
| PCON.1   | STOP – Stop mode select. Setting the STOP bit places the DW8051 in stop mode.                               |
| PCON.0   | IDLE – Idle mode select. Setting the IDLE bit places the DW8051 in idle mode.                               |

#### Idle Mode

An instruction that sets the IDLE bit (PCON.0) causes the DW8051 to enter idle mode when that instruction completes. In idle mode, CPU processing is suspended, internal registers maintain their current data, and the idle\_mode\_n output is activated. However, unlike the standard 8051, the clock is not disabled internally.



Figure 26 illustrates the timing relationships of DW8051\_core signals when entering idle mode.

Figure 26: Idle Mode Entry Timing

There are three ways to exit idle mode: activate any enabled interrupt, por\_n, or rst\_in\_n. Activation of any enabled interrupt causes the hardware to clear the IDLE bit and terminate idle mode. The CPU executes the ISR associated with the received interrupt. The RETI instruction at the end of the of ISR returns the CPU to the instruction following the one that put the DW8051 into idle mode.

Figure 27 illustrates the timing relationships of DW8051\_core signals when exiting idle mode due to an interrupt.



Figure 27: Idle Mode Exit Timing

Activating either por\_n or rst\_in\_n causes the DW8051 to exit idle mode, reset internal modules, and begin program execution at the standard reset vector address 0000h. See the reset timing diagrams for timing information.

# **Stop Mode**

An instruction that sets the STOP bit (PCON.1 – refer to Table 36 on page 76) causes the DW8051 to enter stop mode when that instruction completes. In stop mode, CPU processing is suspended, internal registers maintain their current data, and the stop\_mode\_n output is activated. However, unlike the standard 8051, the clock is not disabled internally. The clock source must be removed externally.

In stop mode, the internal cycle counter is reset. Because most internal operations are controlled by the cycle counter, internal flip-flops do not change state in stop mode and, therefore, there is a significant reduction in power consumption.

The only way to exit stop mode is by asserting por\_n. The DW8051 executes its reset sequence and begins program execution at the standard reset vector address 0000h.

Figure 28 illustrates the DW8051 stop mode timing.



Figure 28: Stop Mode Timing

4

# **DW8051 User Guide**

The DW8051 MacroCell includes a complete development environment that includes the DW8051, test suite, and example design. The DW8051 MacroCell also includes coreConsultant for automated configuration, simulation, and synthesis. Implementing the DW8051 in your application design involves the following tasks:

- "Basic Design Flow" on page 81
- "Getting Started" on page 83
- "Specifying the Macrocell Configuration" on page 83
- "Simulating the DW8051 MacroCell" on page 84
- "Synthesizing the DW8051 MacroCell" on page 88
- "Application-Specific Simulation" on page 90
- "Integrating DW8051 into a Design" on page 91
- "Reading Designs Back in After Layout" on page 118
- "Manufacturing Test" on page 118
- "Software Development and Debugging" on page 119

# **Basic Design Flow**

The coreConsultant tool is your interface to the DW8051 MacroCell, as illustrated in Figure 29 on page 82. You create a workspace through coreConsultant for each core configuration you want to implement and follow the coreConsultant design flow to configure, simulate, and synthesize your implementation(s) of the DW8051 MacroCell.

The input to coreConsultant is the DW8051 MacroCell installation files (installed coreKit directory). The final output from the coreConsultant design flow is an optimized gate-level netlist for your specified DW8051 MacroCell configuration, in your target technology.

The coreConsultant GUI guides you through the DW8051 MacroCell design flow, which includes the default set of coreConsultant design activities described in the *coreConsultant User Guide* (available through the coreConsultant Help facility), plus activities specific to the DW8051 MacroCell that are described in this chapter.



Figure 29: DW8051 MacroCell Design Flow

You can execute the entire DW8051 design flow through coreConsultant, as shown in Figure 29, except for the following application-specific activities:

- Integrating the DW8051 MacroCell into your application design
- Verifying the DW8051 in the context of your application design
- Creating custom test scenarios

Test synthesis is not shown in Figure 29 because test insertion is typically performed on the entire design. However, the DW8051 MacroCell includes example test insertion scripts for DFT Compiler. For more information, refer to "Manufacturing Test" on page 118.

# **Getting Started**

The DW8051 MacroCell Web download or CD-ROM contains the DW8051 MacroCell tar-gzip file, which contains the un-configured "root" files for the DW8051 MacroCell.



For information on requesting the DW8051 MacroCell coreKit, go to http://www.synopsys.com/designware.

- 1. To download the DW8051, follow the procedures in the e-mail you received after requesting the DW8051.
- 2. For complete information on system requirements, setting environment variables, installing the DW8051, and creating a workspace, refer to the installation file at *download dir/*DW8051/3.70a/doc/install.txt.
- 3. Invoke coreConsultant at the UNIX prompt as follows:
  - o % coreConsultant &
- 4. Choose the **File > New** menu item and provide the name and path of your workspace config1 is the default and installation path (for example, *install\_dir*/DW8051/3.70a).
- 5. Click OK to create a new workspace.



When you create a workspace, coreConsultant copies and/or links directories and files from the coreKit installation directory to your selected workspace directory. In the event that you want to run simulation procedures from the UNIX command line rather than in coreConsultant, "coreKit Directory Structure" on page 151 describes workspace directories and files; also refer to "Testbench Command File" on page 127. You will not need this information when using coreConsultant.

When coreConsultant finishes creating your workspace, it displays a Consultant Activity List window that contains the design flow activities for the DW8051 core. The remainder of this chapter provides the information you need to execute these design flow activities. If necessary, refer to the *coreConsultant User Guide* and online help for detailed instructions.



After you create a workspace, you can quit coreConsultant, then restart coreConsultant and automatically load your workspace to continue your work as follows:

% coreConsultant workspace\_directory

To start the design flow activities, go to the next section, Specifying the Macrocell Configuration, and follow the instructions.

# **Specifying the Macrocell Configuration**

Once the workspace is created, the default configuration is:

 $\circ$  13-source extended interrupt unit (*extd intr* = 1)

- $\circ$  256-byte internal RAM ( $ram_256 = 1$ )
- $\circ$  8-KB internal ROM (rom addr size = 13)
- $\circ$  2 serial ports (*serial* = 2)
- O Three 16-bit timers (timer2 = 1)

Specify your configuration by setting the configuration options, which are parameter values, as described in Table 37. When you complete the Specify Configuration activity, coreConsultant writes your selected parameter values to the DW8051\_parameter.v file in your *workspace*/src directory.

**Table 37: Configuration Options** 

| Configurable Feature              | Options                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Size of Internal RAM              | 256 bytes – Implements addressability to 256 bytes of internal RAM (ram256 = 1) 128 bytes – Implements addressability to 128 bytes of internal RAM (ram256 = 0)                                                                                                                                                                                                                                                        |  |
| Timer 2                           | Included – Timer 2 present (timer2 = 1) Removed – Timer 2 not present (timer2 = 0)                                                                                                                                                                                                                                                                                                                                     |  |
| Internal ROM Address<br>Bus Width | Determines how many of the sixteen internal ROM address bits (irom_addr) are used. Legal values are 0–16 (0 = no internal ROM present). Unused irom_addr pins are tied to logic 0.  Associated HDL parameter is rom_addr_size.                                                                                                                                                                                         |  |
| Number of Serial Ports            | Two – Serial Ports 0 and 1 present (serial = 2). If you choose to implement both serial ports, then you must select the extended interrupt unit (extd_intr = 1) to handle interrupt requests from Serial Port 1. If you select the standard interrupt unit (extd_intr = 0), you can still operate Serial Port 1 in polling mode.  None – No serial port present (serial = 0)  One – Serial Port 0 present (serial = 1) |  |
| Interrupt Unit Type               | Extended – Selects extended interrupt unit with thirteen sources (extd_intr = 1) Standard – Selects standard interrupt unit with six sources (extd_intr = 0)                                                                                                                                                                                                                                                           |  |

For more information about coreConsultant Setup activities, see the *coreConsultant User Guide*.

# Simulating the DW8051 MacroCell

The DW8051 MacroCell includes a comprehensive verification environment that executes compliance checklist scenarios using a simulated 8051 environment with the DW8051 MacroCell as the device under test. If you want to understand the architecture and operation of the verification environment before you run the automated simulation activities, read "DW8051 Test Suite" on page 121 before you continue with the simulation procedures in this chapter.

### **Simulation Methods**

You can configure the simulation environment only through coreConsultant, which produces a maximal subset of tests suitable for your chosen core configuration.

You can run the test suite either within or outside the coreConsultant environment.

Additionally, you can edit an existing configuration-specific test suite directly in the UNIX environment. You can then run any subset of the tests or add new tests in the same environment.

The following sections describe how to configure and simulate the verification environment through coreConsultant by executing the coreConsultant DW8051 simulation-specific activities.



The automated simulation procedures in this chapter provide successful results only with the default DW8051 MacroCell configuration. For a comprehensive description of the DW8051 test suite and procedures to configure and operate the test suite directly, refer to "DW8051 Test Suite" on page 121.

#### **Verification Activities**

The GTECH and Simulate activities set up the DW8051 verification environment for your selected DW8051 configuration.

### **Create GTECH Simulation Model**

This step, GTECH model generation, is not required for those who are using VCS. If you are using a non-Synopsys simulator, you must generate a GTECH model; you cannot proceed to the Simulate Activity unless you have a GTECH netlist that was made through the GTECH Model Generation process.

To generate a GTECH model:

- 1. Choose Generate GTECH Model in the Create GTECH Simulation Model activity.
- 2. Determine the following:
  - Netlist format Verilog
  - o Enable Presto Enables the Presto front-end compiler
  - o Simple Gates Restricts the synthesis to a subset of the GTECH cells
- 3. Choose or enter appropriate execution values according to the choices in Table 38.

**Table 38: Run Simulation Options** 

| Simulation<br>Parameter   | Description                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Generate Scripts<br>Only? | Selects whether to execute the simulation or just generate the simulation run script. If checked, coreConsultant generates – but does not execute – the simulation run script. You can execute the script at a later time by invoking the run script ( <i>workspace</i> /sim/run.scr) directly from the UNIX command line, or by repeating the Simulate activity with Generate Scripts Only? deselected. |
| Run Style                 | Selects whether to run the simulation on your local workstation, through the load sharing facility (lsf), through the Sun grid engine (grd), or on a remote host.                                                                                                                                                                                                                                        |
| Run Style Options         | If you select Run Style = lsf   grd   remote, enter any options you want to use, such as -m <i>machine_name</i> to direct the job to a particular machine.                                                                                                                                                                                                                                               |
| Send e-mail               | Selects whether to send e-mail to the specified user when the simulation is complete.                                                                                                                                                                                                                                                                                                                    |

4. Click OK to execute your GTECH parameter choices.

### **Verify Component**

To execute the Verify Component activity:

- 1. Click Simulation Options in the Verify Component activity.
  - a. Select Simulator in the Simulation Options dialog and select a simulation tool from the Simulator pulldown menu. Supported simulators are:
    - Synopsys VCS
    - Cadence Verilog-XL
    - ModelSim MTI-Verilog
    - Cadence NC-Verilog
  - b. Select View in the Simulation Options dialog, and then select whether you want an RTL or GTECH view of the design; you cannot simulate an RTL view without using VCS.
  - c. Select Execution Options in the Simulation Options dialog, then select values for the simulation options listed in Table 39.

**Table 39: Run Simulation Options** 

| Simulation<br>Parameter     | Description                                                                                                                                                                                                                                                                                                                              |
|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Do Not Launch<br>Simulation | Determines whether to execute the simulation or just generate the simulation run script. If checked, coreConsultant generates, but does not execute, the simulation run script. You can execute the script at a later time by invoking the run script ( <i>workspace</i> /sim/run.scr   runtest.sh) directly from the UNIX command line. |
| Run Style                   | Selects whether to run the simulation on your local workstation, through the load sharing facility (lsf), through the Sun grid engine (grd), or on a remote host.                                                                                                                                                                        |
| Run Style Options           | If you select Run Style = lsf   grd   remote, enter any options you want to use (such as -m <i>machine name</i> to direct the job to a particular machine).                                                                                                                                                                              |
| Send e-mail                 | Selects whether to send e-mail to the specified user when the simulation is complete. If you select Send e-mail, enter the e-mail of the address of the user to whom you want to send e-mail.                                                                                                                                            |

d. Select Testsuite sheets. The Select Testsuite activities configure the simulation scripts (runtest.sh) to execute selected test programs for your custom DW8051 configuration. By default, most of the test programs applicable to your custom DW8051 configuration are enabled in the Select Testsuite spreadsheet. Some of the more time-consuming tests are disabled by default so that you can quickly simulate the majority of the test programs, then selectively simulate the few tests that require the most simulation time.

In the Select Testsuite spreadsheets, enable or disable individual tests by checking the check box provided for each test. To determine the function of the various tests listed in the Select Testsuite dialog, use the coreConsultant "What's This" help feature. For more information about the testbench command file and test programs, refer to "DW8051 Test Suite" on page 121.

When you click OK, coreConsultant performs the following actions:

- Sets up the DW8051 verification environment to match your selected DW8051 MacroCell configuration.
- Generates the simulation run script (run.scr) and writes it to your *workspace*/sim directory.
- Invokes the simulation run script, unless you selected the Do Not Launch Simulation option.

The simulation run script, in turn, performs the following actions:

- Links the generated command files.
- Invokes your simulator to simulate the specified scenarios.
- Writes the simulation output files to workspace/sim/runtest.log.
- Compares the simulation results for each test in sim\_res\_core to the corresponding reference file in sim\_reference, and provides the test.result and test.log files in each respective test directory.
- If an e-mail address is specified, sends the simulation completion information to that e-mail address when the simulation is complete.

### **Checking Simulation Status and Results**

The coreConsultant tool displays a dialog that indicates:

- Your selected Run Style (local, lsf, grd, or remote)
- The full path to the HTML file that will contain your simulation results
- The name of the host on which the simulation is running
- The process ID (Job Id) of the simulation
- The status of the simulation job (running or completed)

The Results dialog also enables you to kill the simulation (Kill Job) and to refresh the status display in the Results dialog (Refresh Status).

When the simulation is complete, the following information is displayed in the coreConsultant GUI:

- Paths for the workspace and the simulation directory
- Start and end times
- Simulation summary and details about each test

The verification environment automatically compares the simulation output files with the supplied reference files for each test scenario. The DW8051 MacroCell coreKit includes simulation reference files for the default DW8051 MacroCell configuration.



The simulation results comparison will indicate that the simulation passed only if you simulate the default DW8051 MacroCell configuration. Any other configuration will fail the simulation results comparison.

To verify simulation results for your DW8051 MacroCell configuration, you must first manually verify the simulation output. Then you can use the manually verified simulation output files for automatic verification of future simulations.

# Synthesizing the DW8051 MacroCell

The DW8051 design flow includes the default set of coreConsultant synthesis activities. Before synthesizing, you must complete the Specify Configuration activity on the Setup page.

You can display synthesis activities by clicking the Create Gate-Level Netlist activity in the coreConsultant Activity List window. Activities must be performed in top-to-bottom order. After synthesizing, a report will be generated in *workspace*/report/synthesis.html.

## **Synthesis Guidelines and Recommendations**

You specify the following options for the Synthesis activity in coreConsultant:

- Specify Target Technology
- Specify Clocks
- Specify Operating Conditions
- Specify Port Constraints
- Specify Synthesis Methodology
- Synthesize

The default set of synthesis attributes on the DW8051 should provide acceptable synthesis results in most libraries, using the coreConsultant DC\_opto\_strategy. The only synthesis attribute values you need to specify are the clock and design context attributes.

The recommended synthesis procedure for DW8051 is:

- 1. Specify the following attributes in the Specifying the Target Technology activity.
  - a. Click Specify Target Technology in the Consultant Activity List, coreConsultant analyzes the target technology library, converts it to KB format, and uses it to generate a synthesis strategy that is optimized for your technology library.

When you click on this activity, you are stepped through windows to specify the following information. At any time, you can click on the Help button for each window to activate the coreConsultant online help for more information about this activity.

#### Tool Installation Paths

Fill out this activity by checking the tool Enable buttons as appropriate for your goals. If an installation path is not displayed or is different for any tool you want to use, enter the correct path in the field next to the appropriate tool.

- Design Compiler (dc\_shell) Specifies the location for the root directory of the Design Compiler installation, if different from the default location.
  - You are required to select either Design Compiler or FPGA Compiler II.
- Design Compiler (TCL) (dc\_shell-t) In Tcl mode, specifies the location for the root directory of the Design Compiler installation, if different from the default location.
- Physical Compiler (psyn\_shell) Enables the Physical Compiler if you plan to use an incremental physical synthesis strategy.
- FPGA Compiler II (fc2\_shell) Enables the FPGA Compiler II if your synthesis targets FPGA devices.
- DCFPGA (fpga\_shell) Enables the DCFPGA Compiler.

Click the Apply button. When the screen provides a Technology Report, go to the Specify Clocks activity.



In the Design Compiler window, you must specify a target and link library; otherwise, errors will occur in coreConsultant.

Synopsys provides the Artisan 0.18 µm technology library for you to make example synthesis runs. The library files, slow.db and fast.db, reside in your *workspace*/tech\_lib directory. In coreConsultant, you can find slow.db in the target\_library and link\_library listings.

- 2. Specify the Clock Intent attributes in the Specify Clock Information activity; OK the dialog to accept the attributes.
- 3. Click the Specify Operating Conditions activity and select appropriate conditions using the pulldown list; click the Apply button.

The default values of the DW8051 coreConsultant synthesis attributes implement a synthesis strategy. You should keep the default value of "true" for the Preserve Hierarchy setting in the Synthesis Directives table of the Specify Design Intent activity.

OK the dialog to accept the Design Intent attributes you specified.

- 4. Click the Specify Port Constraints activity and modify, if necessary, the attribute specification on input and output ports. In particular, ensure that the intent specification for the top-level design of the core are consistent with the chip environment in which the core is to be synthesized. Click the Apply button to complete this activity.
- 5. Click Specify Synthesis Methodologies activity and specify the following attributes:
  - o Common & Advanced synthesis attributes
  - Physical synthesis
  - o FPGA synthesis

The default values of the DW8051 coreConsultant synthesis attributes implement a synthesis strategy. You should keep the default value of "true" for the Preserve Hierarchy setting in the Synthesis Directives table of the Specify Design Intent activity.

Click the Apply button and go to the next activity.

- 6. Define the Synthesize activity by choosing:
  - O Strategy tab to set strategies:
    - DC\_opto\_strategy (the default) set basic, modeling, budgeting, and clock gating parameters in the Strategy Parameters DC\_opto\_strategy activity
    - DC\_high\_effort\_incr set strategy controls and modeling parameters in the Strategy Parameters DC\_high\_effort\_incr activity
    - DC\_area\_recovery set strategy controls and modeling parameters in the Strategy Parameters DC\_area\_recovery activity
    - DC\_design\_rule\_fix set strategy controls and modeling parameters in the Strategy Parameters DC\_design\_rule\_fix activity

- DC\_user\_defined\_strategy set strategy controls and modeling parameters in the Strategy Parameters DC\_user\_defined\_strategy activity
- DC\_power\_optimization set power optimization on a mapped design
- DC\_post\_layout\_optimization set a post-layout compile with back-annotated information
- DC\_quick\_map\_strategy set basic parameters in the Strategy Parameters DC\_quick\_map\_strategy activity
- Options tab to set Execution Options and Input-Output file names
- O Licenses tab to choose the following licenses:
  - DC-Ultra-Opt
  - DC-Ultra-Features
  - DesignWare-Foundation
  - BOA-BRT
  - Behavioral-Compiler
  - Test-Compiler
  - Test-Compiler-Plus
  - Test-DFTC-TMAX
  - PrimeTime
- Reports tab to set DC Reports

Click Apply to complete the Synthesize activity.

For more information about synthesizing cores with coreConsultant, see the *coreConsultant User Guide*.

# **Default Synthesis Attributes**

To reset all DW8051 synthesis attributes to their default values, use the Default button in the Specify Configuration activity under the Setup tab.

To examine default attribute values without resetting the attribute values in your current workspace, create a new workspace; the new workspace will have all the default attribute values. Alternatively, use the Default button to reset the values, and then close your current workspace without saving it.

# **Application-Specific Simulation**

In addition to verifying your custom DW8051 configuration as a standalone block using the supplied test suite, you should also verify the DW8051 in the context of your application design according to your verification strategy. To do so, integrate the DW8051 into your application design as described in "Integrating DW8051 into a Design" on page 91 and simulate the design according to your verification strategy.

## Simulating Internal RAM

DW8051\_core includes an interface for internal RAM, but not the RAM itself. When you integrate the DW8051 into your application for application-specific testing, you must also implement a model for internal RAM and connect the model to the internal RAM interface, as described in "Interfacing to Internal RAM" on page 93.

## Simulating Internal ROM

The DW8051\_core includes an interface for internal ROM, but not the ROM itself. When you integrate the DW8051 into your application for application-specific testing, you must also implement a model for internal ROM and connect the model to the internal ROM interface, as described in "Interfacing to Internal ROM" on page 100. A single process monitors the internal ROM interface to determine when the internal ROM is being accessed.

# Integrating DW8051 into a Design

The DW8051 MacroCell includes a complete development environment that contains the DW8501 MacroCell, test suite, and example design. After you are satisfied with the area, timing, and functionality of the synthesized design, integrate your DW8051 implementation into your design. To do so, instantiate the DW8051\_core and connect its ports as needed for the design implementation. The following sections describe how to:

- Instantiate the DW8051 core
- Interface to internal memory devices
- Interface to external memory devices
- Interface to devices on the external SFR bus

## Instantiating the DW8051\_core

Example 1 shows how to instantiate the DW8051\_core.

#### Example 1: Instantiating the DW8051\_core

```
module my 8051;
reg clk;
reg por_n;
reg rst_in_n;
wire rst_out_n;
req test mode n;
wire stop mode n;
wire idle_mode_n;
wire [7:0] sfr_addr;
wire [7:0] sfr data out;
wire [7:0] sfr_data_in;
wire sfr wr;
wire sfr rd;
wire [15:0] mem_addr;
wire [7:0] mem_data_out;
req [7:0] mem data in;
wire mem_wr_r;
wire mem rd n;
wire mem_pswr_n;
```

```
wire mem_psrd_n;
wire mem_ale;
reg mem ea n;
wire int0_n;
wire intl_n;
wire int2;
wire int3_n;
wire int4;
wire int5_n;
wire pfi;
wire wdti;
wire rxd0_in;
wire rxd0 out, txd0;
wire rxd1_in;
wire rxd1_out, txd1;
wire t0;
wire t1;
wire t2;
wire t2ex;
wire t0_out, t1_out, t2_out;
wire port_pin_reg_n, p0_mem_reg_n, p0_addr_data_n, p2_mem_reg_n;
wire [7:0] iram_addr, iram_data_out, iram_data_in;
wire iram rd n, iram wel n, iram we2 n;
wire [15:0] irom_addr;
reg [7:0] irom_data_out;
wire irom_rd_n, irom_cs_n;
//-----
// DW8051 instantiation:
//-----
DW8051_core U0 (
              .clk
                                  (clk),
              .clk
.por_n
.rst_in_n
.rst_out_n
.test_mode_n
                                  (por_n),
(rst_in_n),
                                  (rst_out_n),
                                  (test_mode_n),
                                 (stop_mode_n),
              .stop_mode_n
              .idle_mode_n
                                    (idle_mode_n),
              .sfr_addr
                                    (sfr_addr),
              .sfr_data_out (sfr_data_out),
.sfr_data_in (sfr_data_in),
.sfr_wr (sfr_wr),
              .sfr_rd
                                    (sfr_rd),
              .mem_addr
                                    (mem_addr),
              .mem_data_out (mem_data_out)
.mem_data_in (mem_data_in),
.mem_wr n (mem_wr n),
                                    (mem data out),
              .mem_wr_n
                                    (mem_wr_n),
                                    (mem_rd_n),
              .mem_rd_n
              .mem_pswr_n
.mem_psrd_n
                                    (mem_pswr_n),
                                    (mem_psrd_n),
                                    (mem ale),
              .mem ale
              .mem_ea_n
                                    (mem_ea_n),
```

```
.int0_n
                                    (int0_n),
              .int1_n
                                   (int1_n),
              .int2
                                   (int2),
              .int3_n
                                   (int3_n),
              .int4
                                   (int4),
              .int5_n
                                   (int5_n),
              .pfi
                                    (pfi),
              .wdti
                                    (wdti),
              .rxd0_in
                                   (rxd0_in),
              .rxd0_out
                                   (rxd0_out),
              .txd0
                                   (txd0),
              .rxd1_in
                                   (rxd1_in),
              .rxd1 out
                                    (rxd1 out),
              .txd1
                                    (txd1),
              .t0
                                    (t0),
              .t1
                                    (t1),
              .t2
                                    (t2),
              .t2ex
                                    (t2ex),
              .t0_out
                                   (t0_out),
                                    (t1_out),
              .t1_out
              .t2_out
                                   (t2_out),
              .port_pin_reg_n
                                    (port pin req n),
              .p0_mem_reg_n
                                    (p0_mem_reg_n),
              .p0_addr_data_n
                                   (p0_addr_data_n),
                                    (p2_mem_reg_n),
              .p2_mem_reg_n
              .iram addr
                                    (iram addr),
              .iram_data_out
                                    (iram_data_out),
              .iram_data_in
                                    (iram_data_in),
              .iram_rd_n
                                    (),
              .iram_we1_n
                                   (iram_we1_n),
              .iram_we2_n
                                   (iram_we2_n),
              .irom_addr
                                  (irom addr),
              .irom_data_out
                                   (irom_data_out),
              .irom_rd_n
                                   (irom_rd_n),
                                   (irom_cs_n)
              .irom_cs_n
endmodule //my 8051
```

# Interfacing to Internal RAM

The DW8051 MacroCell provides an interface for either 128 or 256 bytes of internal RAM, as determined by the ram\_256 parameter.  $ram_256 = 0$  selects 128 bytes;  $ram_256 = 1$  selects 256 bytes. The default is 256 bytes ( $ram_256 = 1$ ).

The internal RAM address bus (iram\_addr) is always eight bits wide. The ram\_256 parameter determines whether or not the DW8051\_core will address the upper 128 bytes.

#### Internal RAM Read Interface

The internal RAM read interface signals are iram\_addr and iram\_data\_out. The iram\_rd\_n signal is informational only, and should not be used for interfacing purposes. All read operations on the internal RAM are functions of the iram\_addr bus only. For read operations, the internal RAM is assumed to be always enabled.

For all instructions, the DW8051 performs an internal RAM read to register R0 or R1 in C2 of the first instruction cycle. The DW8051 performs an additional internal RAM read during C3 for instructions that involve either of the following types of internal RAM accesses:

- Indirect internal RAM read access (for example, MOV A, @Ri where i = 0 or 1)
- Direct internal RAM read access to registers R0–R7 (for example, INC Rn, where n = 0-7)

Figure 30 shows the internal RAM read timing for an instruction that requires an indirect internal RAM read.



Figure 30: Internal RAM Read Signals and Timing

#### Internal RAM Write Interface

The internal RAM write interface signals are iram\_addr, iram\_data\_in, iram\_we1\_n, and iram\_we2\_n. All internal RAM write accesses occur within two clock cycles, as illustrated in Figure 31.



Figure 31: Internal RAM Write Signals and Timing

The iram\_we1\_n signal goes active in C4 to indicate that there is a valid internal RAM address on iram\_addr. The iram\_we2\_n signal goes active in C1 to indicate that there is valid data on iram\_data\_in.

Figure 32 on page 96 and Figure 34 on page 98 show the recommended internal RAM implementations for asynchronous and synchronous RAMs.

## **Implementing Internal RAM**

To implement internal RAM, connect a technology-specific, gate-level RAM netlist, supplied by your ASIC vendor, to the internal RAM bus. In addition, you may need to implement glue logic so that your technology-specific RAM module can meet the signal and timing requirements of the DW8051 internal RAM interface.



If the read-interface of your technology-specific RAM module has a "chip-select" input or a "read-enable" input, then these inputs should be tied to permanently-asserted logic levels.

### Interfacing to Asynchronous RAM

Figure 32 illustrates an example asynchronous internal RAM implementation using the DW8051 internal RAM interface. The implementation uses glue logic to cause the RAM write enable input to go active on the falling edge of clk in the middle of C1, when iram\_we1\_n and iram\_we2\_n are both active.



Figure 32: Example Asynchronous Internal RAM Implementation

Figure 33 illustrates the asynchronous RAM interface timing.



Figure 33: Asynchronous RAM Interface Timing

#### **Read Cycle Timing Parameters**

The read access time for the configuration in Figure 32 on page 96 is approximately one clock cycle minus some delays. The formula for read-access time is:

```
Tacc\_required = Tcy - Taddr - Tff\_setup
```

#### where:

Tacc\_required = Read access time required for asynchronous RAM

Tcy = Clock period

Taddr = Clock to output delay for iram\_addr flip-flops

Tff\_setup = Setup time of flip-flop in DW8051\_cpu

For a clock frequency of 25 MHz (clock period 40 ns), this leads to an access time of approximately 25-30 ns for most target technologies.

#### **Write Cycle Timing Parameters**

For write access of the example asynchronous RAM implementation shown in Figure 32 on page 96, Table 40 lists several timing parameters of interest.

**Table 40: Write Cycle Timing Parameters** 

| Parameter   | Approximate Value | Description                                         |
|-------------|-------------------|-----------------------------------------------------|
| Tawb_setup  | 1/2 clock cycle   | Setup time for iram_addr to falling edge of we_n    |
| Tdiwb_setup | 1/2 clock cycle   | Setup time for iram_data_in to rising edge of we_n  |
| Tdiwb_hold  | 1/2 clock cycle   | Hold time for iram_data_in from rising edge of we_n |
| Twb_width   | 1 clock cycle     | Width of we_n pulse                                 |

For a clock frequency of 25 MHz (clock period 40 ns), all write parameters are approximately 20 or 40 ns, which are values that meet the requirements of most target technologies.

### Interfacing to Synchronous RAM

Figure 34 illustrates an example synchronous internal RAM implementation using the DW8051 internal RAM interface.



Figure 34: Example Synchronous Internal RAM Implementation

Figure 35 illustrates the synchronous RAM interface timing.



Figure 35: Synchronous RAM Interface Timing

#### **Read Cycle Timing Parameters**

For synchronous RAM read access, Table 41 lists several parameters of interest.

**Table 41: Synchronous RAM Read Access Parameters** 

| Parameter    | Description                                   |
|--------------|-----------------------------------------------|
| Traddr_setup | Setup time of iram_addr to rising edge of clk |
| Traddr_hold  | Hold time of iram_addr to rising edge of clk  |
| Trdata_setup | Setup time rd_data to rising edge of clk      |
| Trdata_hold  | Hold time rd_data to rising edge of clk       |

For the configuration shown in Figure 34 on page 98, all read parameters are approximately 1/2 clock cycle. For a clock frequency of 25 MHz (clock period 40 ns), these parameters are approximately 20 ns, which is acceptable for most semiconductor RAMs.

The overall read access time for the configuration in Figure 34 is approximately 1/2 clock cycle (iram\_addr latched on the falling edge of clk) minus some delays. The formula for read access time is:

$$Tacc\ required = 0.5*Tcv - Tff\ setup$$

#### where:

Tacc\_required = Read access time required for synchronous RAM

Tcy = Clock period

Tff\_setup = Setup time of flip-flop in DW8051\_cpu

For a clock frequency of 25 MHz (clock period 40 ns), this leads to an access time of approximately 10–15 ns for most target technologies. This is a value that must be regarded as critical. The timing for this path must be evaluated in detail for a given target frequency.

### **Write Cycle Timing Parameters**

For the write access, Table 42 lists several parameters of interest.

Table 42: Write Access Parameters

| Parameter    | Approximate Value | Description                                        |
|--------------|-------------------|----------------------------------------------------|
| Twaddr_setup | 1/2 clock cycle   | Setup time for iram_addr from rising edge of clk   |
| Twaddr_hold  | 1/2 clock cycle   | Hold time for iram_addr to rising edge of clk      |
| Twdata_setup | 1.5 clock cycles  | Setup time of iram_data_in from rising edge of clk |
| Twdata_hold  | 1/2 clock cycle   | Hold time for iram_data_in to rising edge of clk   |

For a clock frequency of 25 MHz (clock period 40 ns), all write parameters are approximately 20 or 60 ns, which are values that meet the requirements of most target technologies.

## **Interfacing to Internal ROM**

The DW8051 MacroCell provides an interface for up to 64 KB of internal ROM, as determined by the rom\_addr\_size parameter. The default value is rom\_addr\_size = 13 (8-KB internal ROM).

The irom\_addr bus is always 16 bits wide. The rom\_addr\_size parameter determines how many of the sixteen irom\_addr bits are used; unused irom\_addr bits are tied to logic 0.

### **Internal ROM Interface Signals**

The internal ROM interface signals are irom\_addr, irom\_rd\_n, irom\_cs\_n, and irom\_data\_out. Figure 36 shows the internal ROM interface timing. The access time of internal ROM is exactly two clock cycles from assertion of irom\_rd\_n.



Figure 36: Internal ROM Interface Timing

The internal ROM read access can also be driven by address only, by holding irom\_rd\_n and irom\_cs\_n low (always active). The access time for address-only internal ROM reads is three clock cycles from a valid address on irom\_addr.

## **Implementing Internal ROM**

To implement internal ROM, connect a technology-specific, gate-level ROM netlist, supplied by your ASIC vendor, to the internal ROM bus. In addition, you may need to implement glue logic so that your technology-specific ROM module can meet the signal and timing requirements of the DW8051 internal ROM interface.

## **Interfacing to External Memory Devices**

The DW8051 provides the signals needed to interface with external ROM and RAM either through standard 8051 port modules (with Port 0 used as a multiplexed address/data bus), or through a more efficient memory interface with a 16-bit address bus.

#### Standard 8051 Port Modules

The example design (s8032) in the dw8051/example directory includes examples of how to build and control standard 8051 port modules (P0, P1, P2, and P3).

Figure 37 illustrates the interconnections between DW8051\_core and the standard port modules in the example design.



Figure 37: DW8051\_core to Standard Port Module Connections

Figure 38 illustrates the interfaces between an 8032-compatible microcontroller built from DW8051\_core and external ROM and RAM, using the standard 8051 ports.



Figure 38: ROM/RAM Interface for 8032 Built from DW8051\_core

In Figure 37 on page 101, the port\_pin\_reg\_n signal switches between read of the port latch and the input pads for instructions that use the read-modify-write feature. The p0\_mem\_reg\_n and p2\_mem\_reg\_n signals control whether port modules P0 and P2 provide memory or port latch data at the output. The p0\_addr\_data\_n signal determines whether port P0 drives the lower eight bits of memory address or memory output data. The mem\_ale signal is used to externally latch the lower eight address bits provided at port P0.

The alternate function inputs and outputs of P1 and P3 do not require individual enables to qualify the alternate functions. The DW8051\_core outputs txd0, rxd0, txd1, rxd1, t2\_out, mem\_rd\_n, and mem\_wr\_n are tied high when the associated peripherals are not enabled.



Figure 39 illustrates the timing for external ROM read access.

Figure 39: External ROM Timing

The limiting factor is usually the access time of the (E)PROM from address change; that is, access time from rd active is shorter. The required (E)PROM access time for this configuration is about 2.7 to 2.9 clock cycles, depending on pad/external delays. This equates to approximately 110 ns for a 25-MHz clock.

Using a standard (E)PROM with 120-ns access time and some margins yields a maximum clock frequency of approximately 20 MHz.

### **16-Bit Address Memory Interface**

To implement the 16-bit address bus memory interface, provide all sixteen mem\_addr lines as primary output ports, as illustrated in Figure 40. This eliminates the external latch for the lower address bits and makes the mem\_ale line obsolete.



Figure 40: 16-Bit Address Bus Memory Interface Connections

### **External ROM Timing**

Figure 41 illustrates the timing of DW8051\_core signals for external ROM read access.



Figure 41: DW8051\_core Signals for Program Memory Read Cycle

Figure 42 illustrates the external ROM read timing for an 8032-compatible microcontroller built from DW8051\_core.



Figure 42: 8032-Compatible I/O Signals for Program Memory Read Cycle

### **External RAM Timing**

The timing for external RAM read and write operations depends on the settings of stretch memory cycle control bits (CKCON.2–0). The figures listed in Table 43 illustrate the DW8051\_core signals for a variety of stretch memory cycle control settings.

Table 43: DW8051\_core Stretch Memory Cycle Controls

| Operation              | DW8051_core Timing    | 8032-Compatible Timing |
|------------------------|-----------------------|------------------------|
| RAM read, Stretch = 0  | Figure 43             | Figure 44 on page 107  |
| RAM write, Stretch = 0 | Figure 45 on page 108 | Figure 46 on page 109  |
| RAM read, Stretch = 1  | Figure 47 on page 110 | Figure 48 on page 111  |
| RAM write, Stretch = 1 | Figure 49 on page 112 | Figure 50 on page 113  |
| RAM write, Stretch = 2 | Figure 51 on page 114 | Figure 52 on page 115  |



Figure 43: DW8051\_core Signals for Data Memory Read with Stretch=0



Figure 44: 8032-Compatible I/O Signals for Data Memory Read with Stretch=0



Figure 45: DW8051\_core Signals for Data Memory Write with Stretch=0



Figure 46: 8032-Compatible I/O Signals for Data Memory Write with Stretch=0



Figure 47: DW8051\_core Signals for Data Memory Read with Stretch=1



Figure 48: 8032-Compatible I/O Signals for Data Memory Read with Stretch=1



Figure 49: DW8051\_core Signals for Data Memory Write with Stretch=1



Figure 50: 8032-Compatible I/O Signals for Data Memory Write with Stretch=1



Figure 51: DW8051\_core Signals for Data Memory Write with Stretch=2



Figure 52: 8032-Compatible I/O Signals for Data Memory Write with Stretch=2

## **Custom SFR Peripheral Integration**

You can connect external peripherals to the external SFR bus and assign each peripheral to any of the unused SFR addresses listed in Table 44.

Table 44: Unused SFR Addresses

| 80h(1)  | 90h(1)     | 93h–97h | 9Ah–9Fh | A0h(1)-A7h |
|---------|------------|---------|---------|------------|
| A9h–AFh | B0h(1)-B7h | B9h–BFh | C2h-C7h | C9h        |
| CEh     | CFh        | D1h–D7h | D9h     | DAh-DFh    |
| E1h–E7h | E9h        | EAh-EFh | F1h–F7h | F9h–FFh    |

<sup>(1)</sup> Addresses 80h, 90h, A0h, and B0h are only available if you are not using the associated standard 8051 port module (P0, P1, P2, or P3).

Figure 53 shows the interface between a custom peripheral and the DW8051 external SFR bus. The peripheral is assigned a free address in the SFR memory map (9Ah in this example).



Figure 53: SFR Peripheral Interfacing

The output data line sfr\_data\_9A from this peripheral is multiplexed with output data from other peripherals before being fed into the DW8051 sfr\_data\_in port. The sfr\_cs\_9A signal indicates that the DW8051 is performing a write or read access to the peripheral at address 9A.

The SFR bus is fully synchronous. The DW8051 performs all SFR bus read and write accesses within one clock cycle.

### **SFR Bus Write Timing**

Figure 54 illustrates the DW8051 SFR write timing. All SFR write accesses occur in C1 of the four-cycle instruction cycle. That is, data on sfr\_data\_out must be latched with the rising edge of clk at the end of C1. The sfr\_wr signal is active only during C1 and should therefore be used as a load enable signal.



Figure 54: SFR Bus Write Timing

#### SFR Bus Read Timing

Figure 55 illustrates the DW8051 SFR read timing. All normal SFR read accesses occur in C3. The sfr\_rd signal is active during C3 to indicate a read access. However, the sfr\_rd signal is not necessary for proper operation. Data from several external sources can be multiplexed to sfr\_data\_in, according to the decoded sfr\_addr. The DW8051\_core stores the data on sfr\_data\_in at the end of C3. The DW8051\_core ignores all data on sfr\_data\_in, except for read accesses to free SFRs.



Figure 55: SFR Bus Read Timing

One possible usage of sfr\_rd is to freeze output data of a transparent latch during DW8051\_core read. This provides an efficient way to implement input ports.

During execution of instructions with an indirect source (for example, MOV A, @Ri or MOV @Ri, A), and for the POP, RET, and RETI instructions, sfr\_rd is also active in C2. However, external SFRs are always read at the end of C3.

# **Reading Designs Back in After Layout**

After floorplanning and/or layout, you back-annotate the delays based on actual wire and gate loading capacitance into Design Compiler in order to:

- Perform static timing analysis
- Incrementally compile your design in synthesis to resolve hold or setup time violations, or constraint violations

This can be accomplished if your layout tool, or that used by your vendor, writes SDF (Standard Delay Format) files or writes out a dc\_shell script file that sets loads on all nets in the design.

If SDF is to be imported, execute the read\_timing command using the appropriate arguments. Note that the interface to the layout tool is critical for optimal design results. For more information on read\_timing, refer to the *Design Compiler Reference Manual*.

# **Manufacturing Test**

Test synthesis using Synopsys DFT Compiler showed that the size of the design increased only by approximately 10% for most technologies while inserting a scanpath, with the methodologies full\_scan and multiplexed\_flip\_flop. The achieved fault coverage was greater than 98%.

Any effort spent in adding logic for a full functional test would lead to a considerable increase in gate count. However, full functional tests rarely achieve fault coverages over 90%, especially in control oriented designs such as the DW8051. Thus, the selected and currently supported manufacturing test approach is the scanpath test.

The TestReadyCompile attribute is true by default on the DW8051\_core, which means that Design Compiler performs a test-ready compile when you execute the coreConsultant Synthesize activity.

Scanpath insertion is typically a chip-level function. To help you with scanpath insertion for DW8051\_core, Synopsys supplies an example DFT Compiler script (workspace/scan\_chain\_example/dw8051\_scan\_chain.scr). For scanpath testing, be aware of the following facts:

- The dw8051\_scan\_chain.scr script defines the sfr\_data\_in[7] port as the scanpath input (scan\_in), and the sfr\_data\_out[7] port as the scanpath output (scan\_out).
- The test\_mode\_n port is a mandatory primary port for scantest and is used for the following purposes:
  - O Controllability of the core reset function:

    Because the reset inputs are double-synchronized internally and then used as asynchronous resets for all modules of the core, DFT Compiler considers this to be uncontrollable; that is, the asynchronous pin is driven by ungated sequential logic. The test\_mode\_n pin is used to gate the synchronized reset before it is applied to other modules. This ensures that DFT Compiler considers the internal net to be controllable by an input port or a combination of input ports.

O Bypassing the internal RAM from the scan-chain

Because of these two functions, test\_mode\_n cannot be used to double as the test\_se (test-scanenable) pin. The test\_se pin is automatically inserted by DFT Compiler when the insert\_scan command is executed.

• One flip-flop used to generate the mem\_ale signal is running on the inverted clock and is therefore excluded from scantest.

The internal RAM and, if present, internal ROM are not tested by the scanpath test. These modules have to be tested by a functional test.



The provided scripts work with DFT Compiler of the 2000.11 version of Design Compiler; for earlier versions, you should make appropriate changes.

## Testing Internal RAM

You can test internal RAM by executing a normal 8051 program. The assembler programs asm\_tests/ram0\_chk.asm51 (for 128-byte internal RAM) and asm\_tests/ram1\_chk.asm51 (for 256-byte internal RAM) provide basic tests to fully test the RAM. You can use these files as templates to create more advanced tests if needed.

Consult with your ASIC vendor for other internal RAM test methods.

## **Testing Internal ROM**

You can also test internal ROM by executing a normal 8051 program. There are two ROM test assembler programs in the asm\_tests directory – rom\_test.asm51 and rom\_dump.asm51 – that you can use as examples to create your manufacturing test programs. Refer to "Internal ROM Tests" on page 126 for descriptions of these tests.

Consult with your ASIC vendor for other internal ROM test methods.

# Software Development and Debugging

The complete timing for the DW8051 has been designed to be compatible with the Dallas DS80C320 chip. Thus, for software development/debugging, in principle, any ICE (in-circuit emulator) that supports the Dallas DS80C320 can be used with the DW8051. However, because the pinout for your design normally will be different from the standard 8032 pinout, you must use an ICE that supports emulation out of external ROM.

Another strategy is to use development software that communicates to a ROM monitor.

For a list of third-party tools that have been used successfully for DW8051 software development and debugging, contact your Synopsys representative.

5

# **DW8051 Test Suite**

The DW8051 MacroCell includes a test suite that you can use to verify a DW8051 MacroCell implementation. The coreConsultant design flow for the DW8051 MacroCell includes DW8051-specific activities that configure the test suite for the DW8051 configuration and execute test programs on your selected simulator.

For most designs, all you need to do for RTL simulation is execute the full set of test programs through the coreConsultant GUI. However, you can create your own test programs and execute them on the DW8051 testbench. To do so, you must operate the test suite directly, instead of through the coreConsultant GUI.

This chapter provides background information that you need in order to understand how the DW8051 test suite works and how to create and execute custom test programs. The topics are:

- "Understanding the DW8051 MacroCell Test Suite" on page 121
- "Simulation Procedures" on page 131
- "Creating and Executing Custom Tests" on page 131

## Understanding the DW8051 MacroCell Test Suite

The DW8051 MacroCell includes a test suite that tests all DW8051 opcodes, internal peripherals, and special functions. The test suite includes:

- A testbench that instantiates DW8051\_core, plus models and/or processes that emulate internal and external ROM and RAM, serial port devices, an external SFR device, and a test pattern generator to test the interrupt ports
- A set of test programs
- A command file that specifies which programs the testbench will execute for a test
- Scripts that automatically configure the testbench and run the simulation
- A set of simulation reference ("golden") files
- A script that compares your simulation results against the simulation reference files

In addition, there are special programs available as examples of how to test internal RAM and ROM.

In order to use the DW8051 test suite to verify your DW8051 implementation, you need to understand the following topics:

- DW8051 testbench architecture
- Test programs
- Testbench command file

#### **DW8051 Testbench Architecture**

Figure 56 shows a block diagram of the DW8051 testbench (DW8051\_core\_tb). The testbench instantiates DW8051\_core as the device under test, plus several models to support testing of internal peripherals and functions:

- Processes that emulate 64 KB of external ROM and 64 KB of external RAM connected to the external memory bus (mem\_bus)
- 128/256 byte parameterized internal RAM model connected to internal RAM bus (iram\_bus)
- 256-byte internal RAM model connected to the internal RAM bus (iram\_bus)
- Processes that emulate up to 64 KB of internal ROM connected to the internal ROM bus (irom\_bus)
- Multiple instances of a test pattern generator that is used for the interrupt tests
- Two instances of a serial port device model to support the serial port tests
- An external SFR bus device model to support testing the external SFR bus
- A special external SFR device model to support the test program sfr\_iram\_test, which verifies that external SFR bus devices are not affected by internal RAM accesses



Figure 56: DW8051 Testbench Architecture

During simulation, DW8051\_core\_tb.v reads the testbench command file and executes the test programs listed in it. As the tests are executed, DW8051\_core\_tb writes out simulation results files that contain traces of the program counter and write access to external RAM, and strobes of various DW8051\_core output signals. Simulation results files are written to the directory workspace/sim\_res\_core. The testbench source file is DW8051\_core\_tb.v.

You can transfer the functionality of DW8051\_core\_tb to the testbench of your design. For an example of how to do so, see s8032\_tb.v in the example design directory (*workspace*/example).

## **Test Programs**

The DW8051\_core testbench (DW8051\_core\_tb) executes standard 8051 programs that are provided in Intel hex or in a simple hex format (one opcode per line). There are tests for all opcodes, internal peripherals, and other special functions.

Most instructions of the 8051 architecture operate on internal registers and RAM locations. Therefore, the result of an operation is not directly observable at the DW8051\_core ports. To make the results observable, the DW8051 testbench writes all test results to external RAM space by use of the MOVX @DPTR,A instruction.

The test programs, located in the directory *workspace*/asm\_tests, are provided in both assembler source code and in Intel hex format.

For Verilog, the simulation scripts automatically convert the test program hex files into formats that can be read by the Verilog \$readmemh command.

#### **Naming Conventions**

The test program filenames follow the naming convention *test\_name.ext*. Possible extensions (.ext) are:

- .asm51 Assembler source code (UNIX file)
- .lst List file generated by assembler
- .obj Object file generated by assembler
- .hex Intel Hex file generated by Obj-Hex converter

#### **Opcode Tests**

There are tests for all possible opcodes, with the naming convention op\_opcode.ext. There are additional opcode tests that are used for testing configurations where there is only 128 bytes of RAM. These additional tests use the naming convention oopcode s.ext.

"Opcode Tests" on page 135 lists the opcode tests by test name, function tested, and opcode.

In addition to the opcode in test, all opcode tests use a dedicated set of instructions that have been tested by detailed manual inspection of simulation results. These instructions are:

```
02
              LJMP
12
              LCALL
22
              RET
90
              MOV DPTR, #data16
90
                         #data16
              MOV DPTR,
Α3
              INC DPTR
F0
              MOVX @DPTR, A
E5
              MOV A, direct
E6, E7
              MOV A, @Ri
75
              MOV direct, #data
```

#### **Miscellaneous Tests**

In addition to the opcode tests, there are several miscellaneous test programs (in *workspace*/asm\_tests and *workspace*/sim\_reference) that verify the operation of the DW8051 internal peripherals and special functions. Table 45 lists the miscellaneous tests.

**Table 45: Miscellaneous Tests** 

| Test Name                         | Function                                                                                                                      |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| ram0_chk                          | Test for small internal RAM (128 bytes, ram_256 = 0); template for production test                                            |
| ram1_chk                          | Test for large internal RAM (256 bytes, ram_256 = 1); template for production test                                            |
| rom_dump                          | Dumps internal ROM contents to external RAM; template for production test                                                     |
| rom_test                          | Tests transition between internal ROM and external ROM for rom_addr_size = 13                                                 |
| div_0, div_1, div_2, and div_3    | Extensive tests for DIV AB with all operands                                                                                  |
| idle_tst                          | Test for idle mode feature                                                                                                    |
| stop_test                         | Test for stop mode feature                                                                                                    |
| int0_xx                           | Tests for DW8051_core with standard interrupt unit                                                                            |
| int1_xx                           | Tests for DW8051_core with extended interrupt unit                                                                            |
| int_flag                          | Interrupt test for DW8051 configured with extd_intr = 1 and timer2 = 1                                                        |
| int_tst                           | Tests that interrupts are recognized correctly in all instruction cycles and that the return addresses are generated properly |
| md_0_7                            | Test for DW8051 memory stretch mode feature                                                                                   |
| mpage                             | Test for MPAGE register                                                                                                       |
| mul_0, mul_1,<br>mul_2, and mul_3 | Extensive tests for MUL AB with all operands                                                                                  |
| rel_jmp                           | Test for relative jump over \$0000H boundary (SJMP)                                                                           |
| s0_xx                             | Tests for DW8051_core Serial Port 0 module                                                                                    |
| s1_xx                             | Tests for DW8051_core Serial Port 1 module                                                                                    |
| ext_sfr                           | Test for external SFR bus                                                                                                     |
| sfr_rst                           | Test for SFR reset values                                                                                                     |
| sfr_iram_test                     | Test to verify that SFR and internal RAM accesses do not overlap                                                              |
| t01_out                           | Test for Timer 0 and Timer 1 output                                                                                           |
| t2_out                            | Test for Timer 2 output                                                                                                       |

| Test Name | Function                                                        |
|-----------|-----------------------------------------------------------------|
| t2_out_s  | t2_out test for s8032                                           |
| tim0_xx   | Tests for Timer 0                                               |
| tim1_xx   | Tests for Timer 1                                               |
| tim2_xx   | Tests for Timer 2 module                                        |
| tim_f     | Tests a full 16-bit counter period for both Timer 0 and Timer 1 |
| ext_ajmp  | Special test for AJMP instruction                               |
| int_ack   | Test for interrupt acknowledge timing                           |

Table 45: Miscellaneous Tests (Continued)

#### **Internal RAM Tests**

The test programs ram0\_chk (for 128-byte internal RAM) and ram1\_chk (for 256-byte internal RAM) provide basic tests to fully test the internal RAM simulation model. In the testbench command file, enable either ram0\_chk or ram1\_chk as needed for your selected internal RAM size. The internal RAM tests are provided in assembler source code that you can modify for your implementation or to use as templates for manufacturing test programs.

#### **Internal ROM Tests**

There are two test programs for internal ROM: rom\_test and rom\_dump. The rom\_test program tests the ROM address space capability of an 8-KB ROM. The rom\_dump program reads the contents of internal ROM and dumps the contents to external RAM.

Both of the ROM test programs are written for 8-KB ROM (rom\_addr\_size = 13). If you are using a different internal ROM size, you must modify the test programs. Like all of the test programs, the internal ROM tests are provided in assembler source code that you can modify for your implementation or to use as templates for manufacturing test programs.

#### rom\_test

The rom\_test.asm51 program tests the ROM address space capability of an 8-KB ROM (rom\_addr\_size = 13). The rom\_test program requires a ROM contents file that the testbench automatically loads into internal and external ROM. The testbench automatically loads a ROM contents file (*workspace*/asm\_tests/rom\_test.mem) into a single program memory array that emulates both internal and external ROM.

If you are specifying a value other than 13 for rom\_addr\_size, you must modify and recompile the test program rom\_test.asm51. When you recompile rom\_test.asm51, the associated ROM contents file is automatically regenerated for the selected rom\_addr\_size value.

#### rom dump

The rom\_dump.asm51 program reads the contents of internal ROM and dumps the contents to external RAM. Like the rom\_test program, rom\_dump is designed for an 8-KB internal ROM and must be modified to support any other internal ROM size. The rom\_dump test is disabled by default in the testbench command file.

The rom\_dump also requires a ROM contents file that the testbench automatically loads into internal ROM. The testbench automatically loads a ROM contents file (*workspace*/asm\_tests/rom\_dump.mem) into a single program memory array that emulates both internal and external ROM.

If you are specifying a value other than 13 for rom\_addr\_size, you must modify and recompile the test program rom\_dump.asm51. When you recompile rom\_dump.asm51, the associated ROM contents file is automatically regenerated for the selected rom\_addr\_size value.

The rom\_dump.asm51 program is based on the MOVC A,@A+DPTR instruction and is executed out of external code memory. To use the rom\_dump.asm51 test, the mem\_ea\_n port has to be a primary port of your design.

At the start of the test, the mem\_ea\_n port has to be held low so that the test program is executed out of external code memory. Each time a MOVC A,@A+DPTR instruction is read from external memory, the mem\_ea\_n port must be held high for eleven clock cycles (the MOVC A,@A+DPTR instruction executes in three instruction cycles) to fetch the code from internal ROM instead of the external ROM. Read ROM contents are then written to external RAM space and can be observed at the mem\_data\_out port.

DW8051\_core\_tb provides a function to automatically toggle the mem\_ea\_n port. If enabled (:romchk\_on), DW8051\_core\_tb detects a read from external ROM when the MOVC A,@A+DPTR opcode (93h) is used and automatically holds the mem\_ea\_n port high for eleven clock cycles.



The ROM check program should contain no other code with data 93h.

#### **Testbench Command File**

The testbench command file DW8051\_core\_tb.cmd controls the operation of the testbench. A command file exists in each *workspace*/sim/test\_*testname* directory associated with each test and contains commands to be executed that are appropriate to that test.

Verilog simulators also require that the command files be converted into a Verilog task (DW8051\_core\_tb.task). The testbench simulation script that coreConsultant generates invokes a set of supplied Perl scripts to perform this conversion automatically.

#### Command File Format

In the DW8051\_core\_tb.cmd file, comment lines can start with a hash (#), semicolon (;), or blank. Commands always start with a colon (:). Table 46 lists some of the commands that are currently accepted. All other lines are treated as names of test programs.

## Command File Example

Example 2 shows an example testbench command file that invokes the test for Opcode. When you run the simulation, the testbench executes the op\_test\_ih test and produces .pct, .wrt, .stbc, and .ram files.

#

#### **Example 2: Testbench Command File for Opcode**

```
#
:op_test_ih
-- opcode test with Intel hex file input
#----#
#----#
                   CPU related tests:
#----#
#-----
# Opcode tests:
# (all configurations)
#-----
:pct_on
:wrt_on
op_movc
op_00_a5
op_01_e1
op_02
op_04_0f
op_10_30
op_11_f1
op_12
op_14_1f
op 22
op_24_34
op_25_35
op_26_37
op_28_3f
op_32
op_40_50
op_42_4f
op_52_5f
op_60_70
op_62_6f
op_73
op 74
op_78_7f
08_qo
op_83
op_84
op_90_f0
op_93
op_94
op_95
op_96_97
op_98_9f
op_a3
op a4
op_b4_bf
op_c5
op_c8_cf
op_d4
op_d5_df
op_e0
```

op\_e2\_f3 op\_e5 op\_e8\_ef op\_x2\_x3 op\_x3\_x4 :pct\_off :wrt\_off

:eot -- end of opcode test

**Table 46: Testbench Command File Commands** 

| Command     | Function                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| :pct_on     | Turns on dump of PC trace for following test programs; PC traces are written to/sim_res_core/test_name.pct                                                                                                                                                                                                                                                                                                                                |
| :pct_off    | Turns off dump of PC trace                                                                                                                                                                                                                                                                                                                                                                                                                |
| :wrt_on     | Turns on dump of RAM write trace for following test programs; RAM write traces are written to/sim_res_core/test_name.wrt                                                                                                                                                                                                                                                                                                                  |
| :wrt_off    | Turns off dump of RAM write trace                                                                                                                                                                                                                                                                                                                                                                                                         |
| :stbc_on    | Turns on strobe of DW8051_core signals; strobe files are written to/sim_res_core/test_name.stbc                                                                                                                                                                                                                                                                                                                                           |
| :stbc_off   | Turns off strobe of DW8051_core signals                                                                                                                                                                                                                                                                                                                                                                                                   |
| :stbs0_on   | Turns on strobe of Serial Port 0 signals (rxd0 and txd0); (rxd0 is a combination of rxd0_in and rxd0_out)                                                                                                                                                                                                                                                                                                                                 |
| :stbs0_off  | Turns off strobe of Serial Port 0 signals                                                                                                                                                                                                                                                                                                                                                                                                 |
| :stbs1_on   | Turns on strobe of Serial Port 1 signals (rxd1 and txd1); (rxd1 is a combination of rxd1_in and rxd1_out)                                                                                                                                                                                                                                                                                                                                 |
| :stbs1_off  | Turns off strobe of Serial Port 1 signals                                                                                                                                                                                                                                                                                                                                                                                                 |
| :romchk_on  | Turns on toggle of mem_ea_n for ROM check                                                                                                                                                                                                                                                                                                                                                                                                 |
| :romchk_off | Turns off toggle of mem_ea_n for ROM check                                                                                                                                                                                                                                                                                                                                                                                                |
| :op_test_sh | Defines following test_names as opcode tests with simple hex file input. Files are read from/asm_tests/test_name.shex. The files are designated for very simple opcode tests only. Hex opcodes (first two characters of a line) are read line-by-line into consecutive ROM locations, starting at 0000h. Any characters behind the first two characters of a line are treated as comments. Comment lines must start with a semicolon (;). |
| :op_test_ih | Defines following test_names as opcode tests with standard Intel hex file input. Files are read from/asm_tests/test_name.hex. Intel hex files are accepted either in UNIX or DOS format. Thus, all programming tools for machines running UNIX or DOS can be used to develop test programs. Development of the DW8051 test suite employed a standard DOS A51 assembler, L51 linker/ locator, and OBJHEX object/hex code converter.        |

#### Modifying the Testbench Command File Manually

In the *workspace*/sim/ directory, there are thirty directories, one for each of the test suites. For example, the *workspace*/sim/*test*\_Timer0\_1\_*module* directory corresponds to to test suite "Timer 0/1 Module Tests." Each of these directories contain a respective testbench command file. If you want to add your custom tests, perform the following steps:

- 1. Create a directory:
  - % mkdir workspace/sim/custom\_test
- 2. Add a DW8051\_core\_tb.cmd file in the *custom\_test* directory.
- 3. Follow the format of the example command file refer to Example 2 on page 128 and Table 46 on page 129 and add the custom tests as needed.

#### Testbench File Conversion for Verilog

Because of the limited file input operations in Verilog, the DW8051 test programs and testbench command file must be converted into formats that can be used by the Verilog simulator. There are two Perl scripts available that perform the required conversions:

- *workspace*/asm\_tests/ihex2mem.pl Converts test programs from Intel hex format to a format that can be read by the Verilog \$readmemh command
- workspace/sim/cmd2task\_c.pl Converts testbench command file into a Verilog task

The simulation run.scr script that coreConsultant generates when you execute the Run Simulation activity automatically invokes cmd2task\_c.pl with the -c option to convert the testbench command file and all enabled test programs to the required formats before beginning the simulation. The following sections describe how the conversion scripts work for informational purposes.

#### Converting the Test Programs with ihex2mem.pl

Because of the limited file input operations in Verilog, Intel hex files generated from assembler, C, or PL/M sources must be converted into a format that can be read by the Verilog \$readmemh command.

In the Verilog versions of the DW8051 MacroCell, there is a Perl script, ihex2mem.pl, in the asm\_tests directory that performs the required conversion for you. For example, to convert the files op94.hex and op95.hex to op94.mem and op95.mem, execute the command:

% perl ihex2mem.pl op94.hex op95.hex

#### Converting the Testbench Command File with cmd2task.pl

Due to the limited file read operations of Verilog, the DW8051\_core\_tb.cmd file must be converted into a Verilog task, DW8051\_core\_tb.task. The Verilog task is then included by the testbench.

In the Verilog versions of the DW8051 MacroCell, there is a Perl script, cmd2task\_c.pl, in the src directory that performs the required conversion for you. The cmd2task\_c.pl script reads the modified DW8051\_core\_tb.cmd file and converts it to DW8051\_core\_tb.task. Because the .cmd file contains a list of programs to be read and executed, there is a -c (convert) option to the cmd2task\_c.pl script that automatically converts the corresponding .hex files to .mem files.

For example, after you modify the DW8051\_core\_tb.cmd file, execute the following command to convert DW8051\_core\_tb.cmd to DW8051\_core\_tb.task and automatically convert all of the enabled test programs from .hex files to .mem files:

% perl cmd2task c.pl -c

## Simulation Procedures

The coreConsultant tool automatically configures the testbench environment to match your selected DW8051 configuration when you execute the testbench configuration and simulation procedures through the coreConsultant GUI.

After you perform the coreConsultant DW8051-specific simulation activities at least once, you can reexecute the test suite at any time by going to your workspace testbench directory and executing the simulation run script. The name of the simulation run script is run.scr, unless you selected a different name when you executed the Run Simulation activity. For example, to run the default simulation run script, execute the following commands:

```
% cd workspace/sim
```

# **Creating and Executing Custom Tests**

In addition to the test programs provided with the DW8051 test suite, you can create and execute your own custom test programs – either instead of or in addition to the supplied test programs – by manually editing the DW8051 testbench command file to include your custom test programs before you run the simulation. For example, you can extend the testbench to test user-defined peripherals connected to DW8051\_core (for example, through the SFR bus interface) by incorporating the peripherals into the testbench and writing test programs for the peripherals.

The coreConsultant interface to the DW8051 test suite does not provide for inclusion of custom test programs. To execute your custom programs in the DW8051 test suite, you must manually modify the testbench command file and manually operate the testbench using the supplied simulation scripts.

## **Writing Test Programs**

To create test programs, use any of the supplied assembly test programs as an example to create a new test program (*my\_test*.asm51). The testbench also provides facilities for initialization and/or dump of registers/memory and error handling in test programs.

## **Initialization/Dump Facilities**

Some of the tests use include files for initialization and/or dump of selected internal registers and memory locations. You can also use these include files in your custom test programs. The provided include files are:

- init.inc.asm51 Initializes internal RAM locations 00h–37h and 70h–8Fh with their own addresses.
- big\_dump.inc.asm51 Dumps selected registers/internal memory locations to external memory (with the MOVX @DPTR,A instruction). The dump is 128 bytes long and matches the length of the dump of the external memory contents to the file workspace/sim\_res\_core/test\_name.ram that occurs if the program terminates at address 0FFFCh/0FFFFh; this function is provided by DW8051\_core\_tb. Table 47 lists the memory dump contents for big\_dump.inc.asm51.

<sup>%</sup> run.scr

• bdump\_s.inc.asm51 – Modified version of big\_dump.inc.asm51 that does not dump contents of internal memory locations 80h–8Fh. This file is for configurations with 128 bytes of internal RAM. Table 48 lists the memory dump contents for bdump\_s.inc.asm51.

Table 47: Memory Dump Contents for big\_dump.inc.asm51

| Address Range | Contents                                         |  |
|---------------|--------------------------------------------------|--|
| 00h-1Fh       | Internal RAM, direct/indirect (00h–1Fh)          |  |
| 20h-2Fh       | Bit addressable segment (20h–2Fh)                |  |
| 30h-37h       | Scratchpad memory area (30h–37h)                 |  |
| 38h-5Fh       | Selected SFRs, as listed in Table 49 on page 132 |  |
| 60h–7Fh       | Internal RAM, indirect (70h–8Fh)                 |  |

Table 48: Memory Dump Contents for bdump\_s.inc.asm51

| Address Range | Contents                                         |  |
|---------------|--------------------------------------------------|--|
| 00h-1Fh       | Internal RAM, direct/indirect (00h–1Fh)          |  |
| 20h-2Fh       | Bit addressable segment (20h–2Fh)                |  |
| 30h-37h       | Scratchpad memory area (30h–37h)                 |  |
| 38h-5Fh       | Selected SFRs, as listed in Table 49 on page 132 |  |
| 60h-6Fh       | Internal RAM, indirect (70h–7Fh)                 |  |

## **Error Handling Facilities**

To determine the end of a partial test, there must be a jump to a location in the range 0FFFAh–0FFFFh at the end of the test. DW8051\_core\_tb keeps track of opcode fetches from one of these addresses and stops execution, with additional actions depending on the detected address as listed in Table 50 on page 133.

By jumping to different exit addresses, a test program can report if an error has been detected and perform external RAM dumps of different sizes.

Table 49: Selected SFRs in Memory Dump Addresses 38h–5Fh

| Addr | Content     | Addr | Content      | Addr | Content       |
|------|-------------|------|--------------|------|---------------|
| 38h  | 80h         | 46h  | CKCON (@8Eh) | 54h  | RCAP2H (@CBh) |
| 39h  | SP (@81h)   | 47h  | 90h          | 55h  | TL2 (@CCh)    |
| 3Ah  | DPL0 (@82h) | 48h  | EXIF (@91h)  | 56h  | TH2 (@CDh)    |
| 3Bh  | DPH0 (@83h) | 49h  | SCON0 (@98h) | 57h  | PSW (@D0h)    |
| 3Ch  | DPL1 (@84h) | 4Ah  | 99h          | 58h  | D8h           |

Addr Addr **Content** Content **Content** Addr 3Dh DPH1 (@85h) 4Bh A0h 59h ACC (@E0h) 3Eh DPS (@86h) 4Ch IE (@A8h) 5Ah EIE (@E8h) 3Fh PCON (@87h) 4Dh B0h 5Bh B (@F0h) 40h 4Eh IP (@B8h) 5Ch EIP (@F8h) TCON (@88h) 41h TMOD (@89h) 4Fh SCON1 (@C0h) 5Dh 42h TL0 (@8Ah) 50h C1h 5Eh 43h TL1 (@8Bh) 51h T2CON (@C8h) 5Fh 44h TH0 (@8Ch) 52h C9h 45h TH1 (@8Dh) 53h RCAP2L (@CAh)

Table 49: Selected SFRs in Memory Dump Addresses 38h-5Fh (Continued)

Table 50: Testbench Exit Addresses and Actions

| Exit Address | Action                                                                                                                                      |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 0FFFAh       | Stop execution of test, print " Error in test detected!", no RAM dump                                                                       |
| 0FFFBh       | Stop execution of test, print " Error in test detected!", dump first 32 bytes of simulated external RAM to file/sim_res_core/test_name.ram  |
| 0FFFCh       | Stop execution of test, print " Error in test detected!", dump first 128 bytes of simulated external RAM to file/sim_res_core/test_name.ram |
| 0FFFDh       | Stop execution of test, no error message, no RAM dump                                                                                       |
| 0FFFEh       | Stop execution of test, no error message, dump first 32 bytes of simulated external RAM to file/sim_res_core/test_name.ram                  |
| 0FFFFh       | Stop execution of test, no error message, dump first 128 bytes of simulated external RAM to file/sim_res_core/test_name.ram                 |

## **Assembling and Executing Custom Test Programs**

After you write your custom test program, perform the following steps to assemble and execute the test program in the DW8051 test suite:

- 1. Configure and operate the test suite at least once through coreConsultant by performing the DW8051-specific simulation activities. This step is necessary to set up the test suite.
- 2. Place your test program in the asm tests directory of your workspace; for example:
  - % cd workspace/asm\_tests
  - % ls my\_test.\*

my\_test.asm51

- 3. Assemble the program using a standard 8051 assembler. There are a variety of shareware standard-8051 assemblers available.
- 4. Verify that the assembler created the correct output files:

```
% ls my_test.*
my_test.asm51
my_test.hex
my_test.lst
```

- 5. Create a testbench command file to include your new test program; refer to "Modifying the Testbench Command File Manually" on page 130 for details.
- 6. Run the simulation and examine the results on a simulation waveform viewer.

After you determine that the test results are valid, you can use the simulation output files that the testbench writes to the sim\_res\_core directory as reference files for future simulations.

7. Move the validated simulation output files to the sim\_reference directory:

```
% cd workspace/sim_res_core
% mv my_test.* ../sim_reference
```

For future simulations of the new test (my\_test), perform the following steps:

1. Go to the *workspace*/sim/your\_test directory:

```
% cd workspace/sim
```

- 2. Ensure that DW8051\_core\_tb.cmd is configured to include your custom test.
- 3. Execute the simulation run script:

```
% run.scr
```

4. View the simulation log file by executing the coreConsultant View Simulation Log activity.

# Opcode Tests

The DW8051 is object-code-compatible with the industry standard 8051 microcontroller; that is, object code compiled with an industry-standard 8051 compiler or assembler will execute on the DW8051 and will be functionally equivalent. Along with the DW8051 core, a number of assembly tests are provided for simulation. Asxxxx Assembler version 3.11 is used to compile these tests. Currently it is available at the freeware site: <a href="http://www.simtel.net/">http://www.simtel.net/</a>

The following tables list the opcode tests in dw8051/asm\_tests. Table 51 lists the tests in order of instruction type. Table 52 on page 138 lists the tests in order of test name. Table 53 on page 142 lists the tests in order of hex opcode.

In addition, there are modified versions of thirteen of the opcode tests. These tests, listed in Table 54 on page 147, use the naming convention  $opcode_s$  and are used for configurations where there are 128 bytes of internal RAM (ram\_256 = 0).

Table 51: Opcode Tests Sorted by Instruction Type

| Instruction    | Test Name | Instruction   | Test Name |
|----------------|-----------|---------------|-----------|
|                | ARITHMET  | IC OPERATIONS |           |
| ADD A, Rn      | op_28_3f  | INC A         | op_04_0f  |
| ADD A, direct  | op_25_35  | INC Rn        | op_04_0f  |
| ADD A, @Ri     | op_26_37  | INC direct    | op_04_0f  |
| ADD A, #data   | op_24_34  | INC @Ri       | op_04_0f  |
| ADDC A, Rn     | op_28_3f  | DEC A         | op_14_1f  |
| ADDC A, direct | op_25_35  | DEC Rn        | op_14_1f  |
| ADDC A, @Ri    | op_26_37  | DEC direct    | op_14_1f  |
| ADDC A, #data  | op_24_34  | DEC @Ri       | op_14_1f  |
| SUBB A, Rn     | op_98_9f  | INC DPTR      | op_a3     |
| SUBB A, direct | op_95     | MUL AB        | op_a4     |

Table 51: Opcode Tests Sorted by Instruction Type (Continued)

| Instruction        | Test Name          | Instruction       | Test Name |
|--------------------|--------------------|-------------------|-----------|
| SUBB A, @Ri        | op_96_97           | DIV AB            | op_84     |
| SUBB A, #data      | op_94              | DA A              | op_d4     |
|                    | LOGICAL            | OPERATIONS        |           |
| ANL A, Rn          | op_52_5f, iram_rmw | XRL A, direct     | op_62_6f  |
| ANL A, direct      | op_52_5f, iram_rmw | XRL A, @Ri        | op_62_6f  |
| ANL A, @Ri         | op_52_5f, iram_rmw | XRL A, #data      | op_62_6f  |
| ANL A, #data       | op_52_5f, iram_rmw | XRL direct, A     | op_62_6f  |
| ANL direct, A      | op_52_5f, iram_rmw | XRL direct, #data | op_62_6f  |
| ANL direct, #data  | op_52_5f, iram_rmw | CLR A             | op_x3_x4  |
| ORL A, Rn          | op_42_4f           | CPL A             | op_x3_x4  |
| ORL A, direct      | op_42_4f           | RL A              | op_x3_x4  |
| ORL A, @Ri         | op_42_4f           | RLC A             | op_x3_x4  |
| ORL A, #data       | op_42_4f           | RR A              | op_x3_x4  |
| ORL direct, A      | op_42_4f           | RRC A             | op_x3_x4  |
| ORL direct, #data  | op_42_4f           | SWAP A            | op_x3_x4  |
| XRL A, Rn          | op_62_6f           | -                 | -         |
|                    | DATA '             | TRANSFER          |           |
| MOV A, Rn          | op_e8_ef           | MOV @Ri, #data    | op_76_77  |
| MOV A, direct      | op_e5              | MOV DPTR, #data16 | op_90_f0  |
| MOV A, @Ri         | op_e6_e7           | MOVC A, @A+DPTR   | op_93     |
| MOV A, #data       | op_74              | MOVC A, @A+PC     | op_83     |
| MOV Rn, A          | op_f8_ff           | MOVX A, @Ri       | op_e2_e3  |
| MOV Rn, direct     | op_a8_af           | MOVX A, @DPTR     | op_e0     |
| MOV Rn, #data      | op_78_7f           | MOVX @Ri, A       | op_7a_7b  |
| MOV direct, A      | op_f5              | MOVX @DPTR, A     | op_90_f0  |
| MOV direct, Rn     | op_88_8f           | PUSH direct       | op_c0     |
| MOV direct, direct | op_85              | POP direct        | op_d0     |

**Table 51: Opcode Tests Sorted by Instruction Type (Continued)** 

| Instruction       | Test Name | Instruction          | Test Name          |
|-------------------|-----------|----------------------|--------------------|
| MOV direct, @Ri   | op_86_87  | XCH A, Rn            | op_c8_cf           |
| MOV direct, #data | op_75     | XCH A, direct        | op_c5              |
| MOV @Ri, A        | op_f6_f7  | XCH A, @Ri           | op_c6_c7           |
| MOV @Ri, direct   | op_a6_a7  | XCHD A, @Ri          | op_d6_d7           |
|                   | BIT MAN   | NIPULATION           |                    |
| CLR C             | op_x2_x3  | ORL C, /bit          | op_x2_x3           |
| CLR bit           | op_x2_x3  | MOV C, bit           | op_x2_x3           |
| SETB C            | op_x2_x3  | MOV bit, C           | op_x2_x3           |
| SETB bit          | op_x2_x3  | JC rel               | op_40_50           |
| CPL C             | op_x2_x3  | JNC rel              | op_40_50           |
| CPL bit           | op_x2_x3  | JB bit, rel          | op_10_30           |
| ANL C, bit        | op_x2_x3  | JNB bit, rel         | op_10_30           |
| ANL C, /bit       | op_x2_x3  | JBC bit, rel         | op_10_30, iram_jbc |
| ORL C, bit        | op_x2_x3  | -                    | -                  |
|                   | PROGRAM   | I BRANCHING          |                    |
| ACALL addr11      | op_11_f1  | JNZ rel              | op_60_70           |
| LCALL addr16      | op_12     | CJNE A, direct, rel  | op_b4_bf           |
| RET               | op_22     | CJNE A, #data, rel   | op_b4_bf           |
| RETI              | op_32     | CJNE Rn, #data, rel  | op_b4_bf           |
| AJMP addr11       | op_01_e1  | CJNE @Ri, #data, rel | op_b4_bf           |
| LJMP addr16       | op_02     | DJNZ Rn, rel         | op_d5_df           |
| SJMP rel          | op_80     | DJNZ direct, rel     | op_d5_df           |
| JMP @A+DPTR       | op_73     | NOP                  | op_00_a5           |
| JZ rel            | op_60_70  | -                    | -                  |

**Table 52: Opcode Tests Sorted by Test Name** 

| Test Name | Opcode(s) Tested               | Instruction       |
|-----------|--------------------------------|-------------------|
| iram_jbc  | 10                             | JBC               |
| iram_rmw  | 52                             | ANL direct, A     |
|           | 53                             | ANL direct, #data |
|           | 54                             | ANL A, #data      |
|           | 55                             | ANL A, direct     |
|           | 56, 57                         | ANL A, @Ri        |
|           | 58-5F                          | ANL A, Rn         |
| op_00_a5  | 00, A5                         | NOP               |
| op_01_e1  | 01, 21, 41, 61, 81, A1, C1, E1 | AJMP              |
| op_02     | 02                             | LJMP              |
|           | 04                             | INC A             |
| op_04_0f  | 05                             | INC direct        |
|           | 06,07                          | INC @Ri           |
|           | 08–0F                          | INC Rn            |
| op_10_30  | 10                             | JBC               |
|           | 20                             | JB                |
|           | 30                             | JNB               |
| op_11_f1  | 11, 31, 51, 71, 91, B1, D1, F1 | ACALL             |
| op_12     | 12                             | LCALL             |
|           | 14                             | DEC A             |
| op_14_1f  | 15                             | DEC direct        |
| P_111     | 16, 17                         | DEC @Ri           |
|           | 18–1F                          | DEC Rn            |
| op_22     | 22                             | RET               |
| op_24_34  | 24                             | ADD A, #data      |
|           | 34                             | ADDC A, #data     |

Table 52: Opcode Tests Sorted by Test Name (Continued)

| Test Name | Opcode(s) Tested | Instruction       |  |
|-----------|------------------|-------------------|--|
| op_25_35  | 25               | ADD A, direct     |  |
|           | 35               | ADDC A, direct    |  |
| op_26_37  | 26, 27           | ADD A, @Ri        |  |
|           | 36, 37           | ADDC A, @Ri       |  |
| op_28_3f  | 28–2F            | ADD A, Rn         |  |
|           | 38–3F            | ADDC A, Rn        |  |
| op_32     | 32               | RETI              |  |
| op_40_50  | 40               | JC                |  |
|           | 50               | JNC               |  |
|           | 42               | ORL direct, A     |  |
|           | 43               | ORL direct, #data |  |
| op_42_4f  | 44               | ORL A, #data      |  |
|           | 45               | ORL A, direct     |  |
|           | 46, 47           | ORL A, @Ri        |  |
|           | 48–4F            | ORL A, Rn         |  |
|           | 52               | ANL direct, A     |  |
|           | 53               | ANL direct, #data |  |
| op_52_5f  | 54               | ANL A, #data      |  |
|           | 55               | ANL A, direct     |  |
|           | 56, 57           | ANL A, @Ri        |  |
|           | 58–5F            | ANL A, Rn         |  |
| op_60_70  | 60 JZ            |                   |  |
|           | 70               | JNZ               |  |

Table 52: Opcode Tests Sorted by Test Name (Continued)

| Test Name | Opcode(s) Tested | Instruction        |  |
|-----------|------------------|--------------------|--|
|           | 62               | XRL direct, A      |  |
|           | 63               | XRL direct, #data  |  |
| op_62_6f  | 64               | XRL A, #data       |  |
|           | 65               | XRL A, direct      |  |
|           | 66, 67           | XRL A, @Ri         |  |
|           | 68–6F            | XRL A, Rn          |  |
| op_73     | 73               | JMP @A+DPTR        |  |
| op_74     | 74               | MOV A, #data       |  |
| op_75     | 75               | MOV direct, #data  |  |
| op_76_77  | 76, 77           | MOV @Ri, #data     |  |
| op_78_7f  | 78–7F            | MOV Rn, #data      |  |
| op_80     | 80               | SJMP               |  |
| op_83     | 83               | MOVC A, @A+PC      |  |
| op_84     | 84               | DIV AB             |  |
| op_85     | 85               | MOV direct, direct |  |
| op_86_87  | 86, 87           | MOV direct, @Ri    |  |
| op_88_8f  | 88–8F            | MOV direct, Rn     |  |
| op_90_f0  | 90               | MOV DPTR, #data    |  |
|           | F0               | MOVX @DPTR, A      |  |
| op_93     | 93               | MOVC A, @A+DPTR    |  |
| op_94     | 94               | SUBB A, #data      |  |
| op_95     | 95               | SUBB A, direct     |  |
| op_96_97  | 96, 97           | SUBB A, @Ri        |  |
| op_98_9f  | 98–9F            | SUBB A, Rn         |  |
| op_a3     | A3               | INC DPTR           |  |
| op_a4     | A4               | MUL AB             |  |
| op_a6_a7  | A6, A7           | MOV @Ri, direct    |  |

Table 52: Opcode Tests Sorted by Test Name (Continued)

| Test Name | Opcode(s) Tested | Instruction     |  |
|-----------|------------------|-----------------|--|
| op_a8_af  | A8–AF            | MOV Rn, direct  |  |
|           | B4               | CJNE A, #data   |  |
| op_b4_bf  | B5               | CJNE A, direct  |  |
|           | B6, B7           | CJNE @Ri, #data |  |
|           | B8–BF            | CJNE Rn, #data  |  |
| op_c0_d0  | C0               | PUSH direct     |  |
|           | D0               | POP direct      |  |
| op_c5     | C5               | XCH A, direct   |  |
| op_c6_c7  | C6, C7           | XCH A, @Ri      |  |
| op_c8_cf  | C8–CF            | XCH A, Rn       |  |
| op_d4     | D4               | DA A            |  |
| op_d5_df  | D5               | DJNZ direct     |  |
|           | D8-DF            | DJNZ Rn         |  |
| op_d6_d7  | D6, D7           | XCHD A, @Ri     |  |
| op_e0     | Е0               | MOVX A, @DPTR   |  |
| op_e2_f3  | E2, E3           | MOVX A, @Ri     |  |
|           | F2, F3           | MOVX @Ri, A     |  |
| op_e5     | E5               | MOV A, direct   |  |
| op_e6_f7  | E6, E7           | MOV A, @Ri      |  |
| op_e8_ef  | E8–EF            | MOV A, Rn       |  |
| op_f5     | F5               | MOV direct, A   |  |
| op_f6_f7  | F6, F7           | MOV @Ri, A      |  |
| op_f8_ff  | F8-FF            | MOV Rn, A       |  |

Table 52: Opcode Tests Sorted by Test Name (Continued)

| Test Name | Opcode(s) Tested | Instruction |
|-----------|------------------|-------------|
|           | A2               | MOV C, bit  |
|           | 92               | MOV bit, C  |
|           | 82               | ANL C, bit  |
|           | В0               | ANL C, /bit |
| op_x2_x3  | 72               | ORL C, bit  |
| ορ_λ2_λ3  | A0               | ORL C, /bit |
|           | C3               | CLR C       |
|           | C2               | CLR bit     |
|           | В3               | CPL C       |
|           | B2               | CPL bit     |
|           | D3               | SETB C      |
|           | D2               | SETB bit    |
|           | E4               | CLR A       |
|           | F4               | CPL A       |
|           | 23               | RL A        |
| op_x3_x4  | 33               | RLC A       |
|           | 03               | RR A        |
|           | 13               | RRC A       |
|           | C4               | SWAP A      |

Table 53: Opcode Tests Sorted by Opcode

| Opcode | Mnemonic | Test Name | Opcode | Mnemonic     | Test Name |
|--------|----------|-----------|--------|--------------|-----------|
| 00     | NOP      | op_00_a5  | 80     | SJMP         | op_80     |
| 01     | AJMP     | op_01_e1  | 81     | AJMP         | op_01_e1  |
| 02     | LJMP     | op_02     | 82     | ANL C,bit    | op_x2_x3  |
| 03     | RR A     | op_x3_x4  | 83     | MOVC A,@A+PC | op_83     |
| 04     | INC A    | op_04_0f  | 84     | DIV AB       | op_84     |

**Table 53: Opcode Tests Sorted by Opcode (Continued)** 

| Opcode | Mnemonic   | Test Name             | Opcode | Mnemonic          | Test Name |
|--------|------------|-----------------------|--------|-------------------|-----------|
| 05     | INC direct | op_04_0f              | 85     | MOV dir,dir       | op_85     |
| 06     | INC @R0    | op_04_0f              | 86     | MOV dir,@R0       | op_86_87  |
| 07     | INC @R1    | op_04_0f              | 87     | MOV dir,@R1       | op_86_87  |
| 08     | INC R0     | op_04_0f              | 88     | MOV dir,R0        | op_88_8f  |
| 09     | INC R1     | op_04_0f              | 89     | MOV dir,R1        | op_88_8f  |
| 0A     | INC R2     | op_04_0f              | 8A     | MOV dir,R2        | op_88_8f  |
| 0B     | INC R3     | op_04_0f              | 8B     | MOV dir,R3        | op_88_8f  |
| 0C     | INC R4     | op_04_0f              | 8C     | MOV dir,R4        | op_88_8f  |
| 0D     | INC R5     | op_04_0f              | 8D     | MOV dir,R5        | op_88_8f  |
| 0E     | INC R6     | op_04_0f              | 8E     | MOV dir,R6        | op_88_8f  |
| 0F     | INC R7     | op_04_0f              | 8F     | MOV dir,R7        | op_88_8f  |
| 10     | JBC        | op_10_30,<br>op_10_30 | 90     | MOV DPTR,#data    | op_90_f0  |
| 11     | ACALL      | op_11_f1              | 91     | ACALL             | op_11_f1  |
| 12     | LCALL      | op_12                 | 92     | MOV bit,C         | op_x2_x3  |
| 13     | RRC A      | op_x3_x4              | 93     | MOVC<br>A,@A+DPTR | op_93     |
| 14     | DEC A      | op_14_1f              | 94     | SUBB A,#data      | op_94     |
| 15     | DEC direct | op_14_1f              | 95     | SUBB A,dir        | op_95     |
| 16     | DEC @R0    | op_14_1f              | 96     | SUBB A,@R0        | op_96_97  |
| 17     | DEC @R1    | op_14_1f              | 97     | SUBB A,@R1        | op_96_97  |
| 18     | DEC R0     | op_14_1f              | 98     | SUBB A,R0         | op_98_9f  |
| 19     | DEC R1     | op_14_1f              | 99     | SUBB A,R1         | op_98_9f  |
| 1A     | DEC R2     | op_14_1f              | 9A     | SUBB A,R2         | op_98_9f  |
| 1B     | DEC R3     | op_14_1f              | 9B     | SUBB A,R3         | op_98_9f  |
| 1C     | DEC R4     | op_14_1f              | 9C     | SUBB A,R4         | op_98_9f  |
| 1D     | DEC R5     | op_14_1f              | 9D     | SUBB A,R5         | op_98_9f  |
| 1E     | DEC R6     | op_14_1f              | 9E     | SUBB A,R6         | op_98_9f  |

Table 53: Opcode Tests Sorted by Opcode (Continued)

| Opcode | Mnemonic     | Test Name | Opcode | Mnemonic       | Test Name |
|--------|--------------|-----------|--------|----------------|-----------|
| 1F     | DEC R7       | op_14_1f  | 9F     | SUBB A,R7      | op_98_9f  |
| 20     | JB           | op_10_30  | A0     | ORL C,/bit     | op_x2_x3  |
| 21     | AJMP         | op_01_e1  | A1     | AJMP           | op_01_e1  |
| 22     | RET          | op_22     | A2     | MOV C,bit      | op_x2_x3  |
| 23     | RL A         | op_x3_x4  | A3     | INC DPTR       | op_a3     |
| 24     | ADD A,#data  | op_24_34  | A4     | MUL AB         | op_a4     |
| 25     | ADD A,dir    | op_25_35  | A5     | reserved       | op_00_a5  |
| 26     | ADD A,@R0    | op_26_37  | A6     | MOV @R0,dir    | op_a6_a7  |
| 27     | ADD A,@R1    | op_26_37  | A7     | MOV @R1,dir    | op_a6_a7  |
| 28     | ADD A,R0     | op_28_3f  | A8     | MOV R0,dir     | op_a8_af  |
| 29     | ADD A,R1     | op_28_3f  | A9     | MOV R1,dir     | op_a8_af  |
| 2A     | ADD A,R2     | op_28_3f  | AA     | MOV R2,dir     | op_a8_af  |
| 2B     | ADD A,R3     | op_28_3f  | AB     | MOV R3,dir     | op_a8_af  |
| 2C     | ADD A,R4     | op_28_3f  | AC     | MOV R4,dir     | op_a8_af  |
| 2D     | ADD A,R5     | op_28_3f  | AD     | MOV R5,dir     | op_a8_af  |
| 2E     | ADD A,R6     | op_28_3f  | AE     | MOV R6,dir     | op_a8_af  |
| 2F     | ADD A,R7     | op_28_3f  | AF     | MOV R7,dir     | op_a8_af  |
| 30     | JNB          | op_10_30  | В0     | ANL C,/bit     | op_x2_x3  |
| 31     | ACALL        | op_11_f1  | B1     | ACALL          | op_11_f1  |
| 32     | RETI         | op_32     | B2     | CPL bit        | op_x2_x3  |
| 33     | RLC A        | op_x3_x4  | В3     | CPL C          | op_x2_x3  |
| 34     | ADDC A,#data | op_24_34  | B4     | CJNE A,#data   | op_b4_bf  |
| 35     | ADDC A,dir   | op_25_35  | B5     | CJNE A,dir     | op_b4_bf  |
| 36     | ADDC A,@R0   | op_26_37  | B6     | CJNE @R0,#data | op_b4_bf  |
| 37     | ADDC A,@R1   | op_26_37  | В7     | CJNE @R1,#data | op_b4_bf  |
| 38     | ADDC A,R0    | op_28_3f  | В8     | CJNE R0,#data  | op_b4_bf  |
| 39     | ADDC A,R1    | op_28_3f  | В9     | CJNE R1,#data  | op_b4_bf  |

**Table 53: Opcode Tests Sorted by Opcode (Continued)** 

| Opcode | Mnemonic      | Test Name             | Opcode | Mnemonic      | Test Name |
|--------|---------------|-----------------------|--------|---------------|-----------|
| 3A     | ADDC A,R2     | op_28_3f              | BA     | CJNE R2,#data | op_b4_bf  |
| 3B     | ADDC A,R3     | op_28_3f              | BB     | CJNE R3,#data | op_b4_bf  |
| 3C     | ADDC A,R4     | op_28_3f              | BC     | CJNE R4,#data | op_b4_bf  |
| 3D     | ADDC A,R5     | op_28_3f              | BD     | CJNE R5,#data | op_b4_bf  |
| 3E     | ADDC A,R6     | op_28_3f              | BE     | CJNE R6,#data | op_b4_bf  |
| 3F     | ADDC A,R7     | op_28_3f              | BF     | CJNE R7,#data | op_b4_bf  |
| 40     | JC            | op_40_50              | C0     | PUSH direct   | op_c0_d0  |
| 41     | AJMP          | op_01_e1              | C1     | AJMP          | op_01_e1  |
| 42     | ORL dir,A     | op_42_4f              | C2     | CLR bit       | op_x2_x3  |
| 43     | ORL dir,#data | op_42_4f              | C3     | CLR C         | op_x2_x3  |
| 44     | ORL A,#data   | op_42_4f              | C4     | SWAP A        | op_x3_x4  |
| 45     | ORL A,dir     | op_42_4f              | C5     | XCH A,dir     | op_c5     |
| 46     | ORL A,@R0     | op_42_4f              | C6     | XCH A,@R0     | op_c6_c7  |
| 47     | ORL A,@R0     | op_42_4f              | C7     | XCH A,@R1     | op_c6_c7  |
| 48     | ORL A,R0      | op_42_4f              | C8     | XCH A,R0      | op_c8_cf  |
| 49     | ORL A,R1      | op_42_4f              | С9     | XCH A,R1      | op_c8_cf  |
| 4A     | ORL A,R2      | op_42_4f              | CA     | XCH A,R2      | op_c8_cf  |
| 4B     | ORL A,R3      | op_42_4f              | СВ     | XCH A,R3      | op_c8_cf  |
| 4C     | ORL A,R4      | op_42_4f              | CC     | XCH A,R4      | op_c8_cf  |
| 4D     | ORL A,R5      | op_42_4f              | CD     | XCH A,R5      | op_c8_cf  |
| 4E     | ORL A,R6      | op_42_4f              | CE     | XCH A,R6      | op_c8_cf  |
| 4F     | ORL A,R7      | op_42_4f              | CF     | XCH A,R7      | op_c8_cf  |
| 50     | JNC           | op_40_50              | D0     | POP direct    | op_c0_d0  |
| 51     | ACALL         | op_11_f1              | D1     | ACALL         | op_11_f1  |
| 52     | ANL dir,A     | op_52_5f,<br>iram_rmw | D2     | SETB bit      | op_x2_x3  |
| 53     | ANL dir,#data | op_52_5f,<br>iram_rmw | D3     | SETB C        | op_x2_x3  |

**Table 53: Opcode Tests Sorted by Opcode (Continued)** 

| Opcode | Mnemonic      | Test Name             | Opcode | Mnemonic     | Test   |
|--------|---------------|-----------------------|--------|--------------|--------|
| 54     | ANL A,#data   | op_52_5f,<br>iram_rmw | D4     | DA A         | op_d4  |
| 55     | ANL A,dir     | op_52_5f,<br>iram_rmw | D5     | DJNZ direct  | op_d5  |
| 56     | ANL A,@R0     | op_52_5f,<br>iram_rmw | D6     | XCHD A,@R0   | op_d6  |
| 57     | ANL A,@R1     | op_52_5f,<br>iram_rmw | D7     | XCHD A,@R1   | op_d6  |
| 58     | ANL A,R0      | op_52_5f,<br>iram_rmw | D8     | DJNZ R0      | op_d5_ |
| 59     | ANL A,R1      | op_52_5f,<br>iram_rmw | D9     | DJNZ R1      | op_d5_ |
| 5A     | ANL A,R2      | op_52_5f,<br>iram_rmw | DA     | DJNZ R2      | op_d5  |
| 5B     | ANL A,R3      | op_52_5f,<br>iram_rmw | DB     | DJNZ R3      | op_d5_ |
| 5C     | ANL A,R4      | op_52_5f,<br>iram_rmw | DC     | DJNZ R4      | op_d5_ |
| 5D     | ANL A,R5      | op_52_5f,<br>iram_rmw | DD     | DJNZ R5      | op_d5_ |
| 5E     | ANL A,R6      | op_52_5f,<br>iram_rmw | DE     | DJNZ R6      | op_d5_ |
| 5F     | ANL A,R7      | op_52_5f,<br>iram_rmw | DF     | DJNZ R7      | op_d5_ |
| 60     | JZ            | op_60_70              | E0     | MOVX A,@DPTR | op_e0  |
| 61     | AJMP          | op_01_e1              | E1     | AJMP         | op_01_ |
| 62     | XRL dir,A     | op_62_6f              | E2     | MOVX A,@R0   | op_e2_ |
| 63     | XRL dir,#data | op_62_6f              | E3     | MOVX A,@R1   | op_e2_ |
| 64     | XRL A,#data   | op_62_6f              | E4     | CLR A        | op_x3_ |
| 65     | XRL A,dir     | op_62_6f              | E5     | MOV A,dir    | op_e5  |
| 66     | XRL A,@R0     | op_62_6f              | E6     | MOV A,@R0    | op_e6_ |
| 67     | XRL A,@R1     | op_62_6f              | E7     | MOV A,@R1    | op_e6_ |
| 68     | XRL A,R0      | op_62_6f              | E8     | MOV A,R0     | op_e8_ |

Table 53: Opcode Tests Sorted by Opcode (Continued)

| Opcode | Mnemonic      | Test Name | Opcode | Mnemonic     | Test Name |
|--------|---------------|-----------|--------|--------------|-----------|
| 69     | XRL A,R1      | op_62_6f  | E9     | MOV A,R1     | op_e8_ef  |
| 6A     | XRL A,R2      | op_62_6f  | EA     | MOV A,R2     | op_e8_ef  |
| 6B     | XRL A,R3      | op_62_6f  | EB     | MOV A,R3     | op_e8_ef  |
| 6C     | XRL A,R4      | op_62_6f  | EC     | MOV A,R4     | op_e8_ef  |
| 6D     | XRL A,R5      | op_62_6f  | ED     | MOV A,R5     | op_e8_ef  |
| 6E     | XRL A,R6      | op_62_6f  | EE     | MOV A,R6     | op_e8_ef  |
| 6F     | XRL A,R7      | op_62_6f  | EF     | MOV A,R7     | op_e8_ef  |
| 70     | JNZ           | op_60_70  | F0     | MOVX @DPTR,A | op_90_f0  |
| 71     | ACALL         | op_11_f1  | F1     | ACALL        | op_11_f1  |
| 72     | ORL C,bit     | op_x2_x3  | F2     | MOVX @R0,A   | op_e2_f3  |
| 73     | JMP @A+DPTR   | op_73     | F3     | MOVX @R1,A   | op_e2_f3  |
| 74     | MOV A,#data   | op_74     | F4     | CPL A        | op_x3_x4  |
| 75     | MOV dir,#data | op_75     | F5     | MOV dir,A    | op_f5     |
| 76     | MOV @R0,#data | op_76_77  | F6     | MOV @R0,A    | op_f6_f7  |
| 77     | MOV @R1,#data | op_76_77  | F7     | MOV @R1,A    | op_f6_f7  |
| 78     | MOV R0,#data  | op_78_7f  | F8     | MOV R0,A     | op_f8_ff  |
| 79     | MOV R1,#data  | op_78_7f  | F9     | MOV R1,A     | op_f8_ff  |
| 7A     | MOV R2,#data  | op_78_7f  | FA     | MOV R2,A     | op_f8_ff  |
| 7B     | MOV R3,#data  | op_78_7f  | FB     | MOV R3,A     | op_f8_ff  |
| 7C     | MOV R4,#data  | op_78_7f  | FC     | MOV R4,A     | op_f8_ff  |
| 7D     | MOV R5,#data  | op_78_7f  | FD     | MOV R5,A     | op_f8_ff  |
| 7E     | MOV R6,#data  | op_78_7f  | FE     | MOV R6,A     | op_f8_ff  |
| 7F     | MOV R7,#data  | op_78_7f  | FF     | MOV R7,A     | op_f8_ff  |

**Table 54: Opcode Tests for 128-Byte Internal RAM Configurations** 

| Test Name | Opcode(s) Tested | Instruction       |
|-----------|------------------|-------------------|
| o75_s     | 75               | MOV direct, #data |

Table 54: Opcode Tests for 128-Byte Internal RAM Configurations (Continued)

| Test Name | Opcode(s) Tested | Instruction        |
|-----------|------------------|--------------------|
| o76_77_s  | 76, 77           | MOV @Ri, #data     |
| o85_s     | 85               | MOV direct, direct |
| o86_87_s  | 86, 87           | MOV direct, @Ri    |
| o88_8f_s  | 88–8F            | MOV direct, Rn     |
| oa6_a7_s  | A6, A7           | MOV @Ri, direct    |
| oa8_af_s  | A8-AF            | MOV Rn, direct     |
| oc0_d0_s  | C0               | PUSH direct        |
|           | D0               | POP direct         |
| oc6_c7_s  | C6, C7           | XCH A, @Ri         |
| od6_d7_s  | D6, D7           | XCHD A, @Ri        |
| oe6_e7_s  | E6, E7           | MOV A, @Ri         |
| of5_s     | F5               | MOV direct, A      |
| of6_f7_s  | F6, F7           | MOV @Ri, A         |
| of8_ff_s  | F8–FF            | MOV Rn, A          |

B

## DW8051/DS80C320 Differences

The DW8051 MacroCell is similar to the DS80C320 in terms of hardware features and instruction cycle timing. However, there are some important implementation differences between the DW8051 and the DS80C320 in the following features:

- Serial Ports
- Timer 2
- Watchdog Timer
- Power Fail Detector
- Stop Mode
- Timed Access Protection
- Parallel Ports

### **Serial Ports**

The DW8051 does not implement serial port framing error detection and does not implement slave address comparison for multiprocessor communications. Therefore, the DW8051 also does not implement the following SFRs: SADDR0, SADDR1, SADEN0, and SADEN1.

### Timer 2

The DW8051 does not implement Timer 2 downcounting mode or the downcount enable bit (T2MOD, bit 0). Also, the DW8051 does not implement Timer 2 output enable (T2OE) bit (TMOD2, bit 1). Therefore, the T2MOD SFR is also not implemented in the DW8051 core. However, for applications that require T2OE functionality (for example, applications that require a standard 8051 P1 port module), you can build a T2MOD SFR and connect it to the SFR bus.

Additionally, the DW8051 Timer 2 overflow output is active for one clock cycle. In the DS80C320, the Timer 2 overflow output is a square wave with a 50% duty cycle.

## Watchdog Timer

The DW8051 does not include an internal watchdog timer. However, the DW8051 does have a dedicated input port (wdti) for an interrupt from an external watchdog timer. The DW8051 also implements the watchdog timer interrupt flag, enable, and priority control bits for the external watchdog timer interrupt, but does not implement automatic watchdog timer reset. Because the

watchdog timer control bits (WRTF, EWT, and RWT) are not implemented, the DS80C320 WDCON SFR (at SFR address D8h) is named EICON in the DW8051, and is implemented only when the extended interrupt unit is implemented.

#### **Power Fail Detector**

The DW8051 does not include an internal power fail detector. However, the DW8051 does have a dedicated input port (pfi) for an interrupt from an external power fail detector. The DW8051 also implements the power fail interrupt flag and enable bits for the external power fail interrupt.

## **Stop Mode**

The clock is not gated in the DW8051 as it is in the DS80C320. However, the DW8051 internal cycle counter is reset in stop mode and, because most internal operations are controlled by the cycle counter, no internal flip-flops change state in stop mode, which results in a significant reduction in power consumption.

Additionally, the DW8051 exits stop mode only when reset, whereas the DS80C320 also exits stop mode through external interrupts or power fail interrupt. Therefore, the DW8051 does not implement a ring oscillator and does not implement the RGMD, RGSL, and BGS bits of the EXIF SFR (at SFR address 91h).

#### Timed Access Protection

The DW8051 does not implement timed access protection and therefore does not implement the TA SFR.

## **Parallel Ports**

The DW8051 does not implement the DS80C320 multiplexed parallel ports (P0–P3). Instead, the DW8051 provides dedicated ports for memory interface, interrupts, serial interface, and other I/O functions. However, the DW8051 provides all the control signals required to operate parallel port modules. The example design provided with the DW8051 MacroCell includes source code for the parallel port modules and illustrates how to connect and control the parallel port modules to provide a DS80C320-compatible interface.

C

# coreKit Directory Structure

The following directory and file information is provided as reference material. In most cases, you will interface with the DW8051 MacroCell file through coreConsultant and not work directly with the directories and files.

Since the coreKit is pre-installed, as soon as you untar the download file of the DW8051, you get an installation directory (DW8051/3.70a) that contains the directory structure described in Table 55.

Table 55: DW8051 Directories and Files

| Directory              | Contents                                                                                                                              |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| asm_tests              | Test programs                                                                                                                         |
| doc                    | PDF versions of databook, release notes, and application notes; you can download Adobe Acrobat PDF reader for free from www.adobe.com |
| example                | Example 8032 implementation using the DW8051                                                                                          |
| export                 | Output directory                                                                                                                      |
| kb                     | coreConsultant knowledge database (KB) files                                                                                          |
| report                 | HTML reports                                                                                                                          |
| scan_chain_<br>example | Example DFT Compiler scan chain insertion script for DW8051_core                                                                      |
| sim                    | DW8051 verification environment.                                                                                                      |
| sim_reference          | Golden reference for output trace, strobe, and RAM contents files from simulation of the DS80C320 on a hardware modeler               |
| src                    | DW8051 design files                                                                                                                   |
| syn                    | Synthesis directory managed by the coreConsultant.                                                                                    |
| tech_lib               | 0.18 Technology Library                                                                                                               |



Figure 57: DW8051 MacroCell Directory Structure

## Index

| В                                                   | DW8051_core                         |
|-----------------------------------------------------|-------------------------------------|
| Block diagram 24                                    | block diagram 24                    |
| •                                                   | E                                   |
| $\mathbf{C}$                                        |                                     |
| CKCON register 35, 46                               | EICON register 66, 68               |
| clk 19                                              | EIE register 66, 68                 |
| Compatibility                                       | EIP register 66, 69                 |
| feature-by-feature 14                               | Example design 11                   |
| instruction timing 12                               | EXIF register 66, 67                |
| object code 14                                      | extd_intr parameter 22, 64          |
| coreConsultant                                      | Extended interrupt unit 65          |
| in DW8051 design flow 81 interface for synthesis 16 |                                     |
| online help system 16                               | ${f F}$                             |
| coreConsultant command                              | Files                               |
| to load configuration workspace 83                  | synthesis.htm 88                    |
| coreKit                                             | •                                   |
| directory structure 151                             | Н                                   |
| CPU cycle 34                                        | Help                                |
|                                                     | online, through coreConsultant 16   |
| D                                                   | omme, unough core consultant 10     |
| Data memory. See RAM, external                      | I                                   |
| Data pointers 35                                    | Idle mode 19, 76                    |
| Directory structure                                 | idle_mode_n 19, 76                  |
| coreKit 151                                         | IE register 66, 67                  |
| DPH0 register 35                                    | Input/output signals 18             |
| DPH1 register 35                                    | Instruction cycle 33                |
| DPL0 register 35                                    | Instruction set 28                  |
| DPL1 register 35                                    | Instruction timing 12, 33           |
| DPS register 35                                     | intO_n 21, 44, 70, 71               |
| DPTR0 35                                            | int1_n 21, 44, 70, 71               |
| DPTR1 35                                            | int2 21, 70                         |
| DW8051 MacroCell                                    | ,                                   |
| block diagram 24                                    | int3_n 21, 70, 71                   |
| compatibility 14                                    | int4 21, 71                         |
| features 12 input/output signals 18                 | int5_n 21, 71                       |
| instruction timing 12                               | Interfaces                          |
| performance 12                                      | synthesis through coreConsultant 16 |
| DW8051 Macrocell                                    | Interrupt enabling 70               |
| online help system in coreConsultant 16             | latency 72                          |
| synthesis interface through coreConsultant 16       | masking 70                          |

| priorities 69, 71               | run simulation 85                   |
|---------------------------------|-------------------------------------|
| processing 69                   |                                     |
| sampling 71 service routine 69  | P                                   |
| structure 65                    | p0_addr_data_n 21, 102              |
| vectors 69                      | p0_mem_reg_n 21, 102                |
| Interrupt unit                  | p2_mem_reg_n 21, 102                |
| extended 65                     | Parameters                          |
| standard 64                     | Run Style 86                        |
| IP register 66                  | Send e-mail 86                      |
| iram_addr 20, 95                | Parameters, listed 22               |
| iram_data_in 20, 95             | PCON register 76                    |
| iram_data_out 20                | Peripheral, connection 63, 116      |
| iram_rd_n 20                    | pfi 21, 70, 71                      |
| iram_we1_n 20, 95               | Pinout 18                           |
| iram_we2_n 20, 95               | por_n 19, 72                        |
| irom_addr 20, 100               | Port modules 11, 25, 100            |
| irom_cs_n 20, 100               | port_pin_reg_n 21, 102              |
| irom_data_out 20, 100           | PORT2 register 26                   |
| irom_rd_n 20, 100               | Power saving modes 76               |
|                                 | Power-fail interrupt 71             |
| M                               | Power-on reset 72                   |
| mem_addr 19, 104                | Product overview 11                 |
| mem_ale 20, 102                 | Program memory 25                   |
| mem_data_in 19                  | PSW register 39                     |
| mem_data_out 19                 | 12 11 10813101 09                   |
| mem_ea_n 20, 26, 127            | R                                   |
| mem_psrd_n 20                   |                                     |
| mem_pswr_n 20, 25               | RAM<br>external                     |
| mem_rd_n 19                     | access speed 34                     |
| mem_wr_n 19                     | accessing 26                        |
| Memory interface                | description 26                      |
| high-speed 104                  | interface 100                       |
| through port modules 100        | signals and timing 106 internal     |
| Memory map 25                   | addressing 27                       |
| Memory organization 24          | asynchronous 96                     |
| MPAGE register 26               | description 26                      |
| Multiprocessor communication 62 | implementing 93, 95 organization 27 |
|                                 | signals and timing 94, 95           |
| 0                               | synchronous 98                      |
| Online help system              | testing 119, 126                    |
| in coreConsultant 16            | ram_256 parameter 22, 26            |
| Opcode tests 124, 135           | RCAP2H register 47                  |
| Options                         | RCAP2L register 47                  |
|                                 |                                     |

| Reset 72                        | peripheral integration 116           |
|---------------------------------|--------------------------------------|
| Results                         | read timing 117                      |
| simulation, checking 87         | write timing 117                     |
| ROM                             | sfr_addr 19, 63, 117                 |
| external                        | sfr_data_in 19, 63, 117              |
| accessing 25                    | sfr_data_out 19, 117                 |
| description 25                  | sfr_rd 19, 117                       |
| downloading 25                  | sfr_wr 19, 117                       |
| interface 100                   | SFRs                                 |
| signals and timing 105 internal | address range 27                     |
| description 25                  | description 36                       |
| implementing 100                | reset values 36                      |
| signals and timing 100          | Simulation                           |
| testing 119, 126                | DW8051 testbench 123                 |
| rom_addr_size parameter 22, 25  | Results, checking 87                 |
| rst_in_n 19, 73                 | run options 85                       |
| rst_out_n 19, 72, 74            | Status, checking 87                  |
| Run Style parameter 86          | Single-step operation 72             |
|                                 | Software development 119             |
| rxd0_in 22, 54, 59              | SPC_FNC register 25                  |
| rxd0_out 22, 54                 | Special function registers. See SFRs |
| rxd1_in 22, 54                  | Standard interrupt unit 64           |
| rxd1_out 22                     | Standard reset 73                    |
| g                               | Static timing analysis 118           |
| S                               | Status                               |
| SBUF0 register 52               | simulation, checking 87              |
| SBUF1 register 52               | Stop mode 19, 78                     |
| Scanpath insertion 118          | stop_mode_n 19, 78                   |
| SCON0 register 52               | Stretch memory cycle 34, 106         |
| SCON1 register 52, 53           | Structure Structure                  |
| Send e-mail parameter 86        | directory, coreKit 151               |
| 1                               | Synthesis                            |
| Serial interface description 51 | interface through coreConsultant 16  |
| -                               | synthesis.html file 88               |
| Serial parameter 51             | Synthesize 89                        |
| serial parameter 22             | Synthesize 89                        |
| Serial Port 0 interrupt 70      | TT.                                  |
| Serial Port 0/1                 | T                                    |
| description 51                  | t0 21, 44                            |
| mode 0 54<br>mode 1 56          | t0_out 21, 44                        |
| mode 2 60                       | t1 21, 44                            |
| mode 3 61                       | t1_out 22, 44                        |
| modes 52                        | t2 21, 49                            |
| multiprocessor communication 62 |                                      |
| Serial Port 1 interrupt 70      | t2_out 22, 49                        |
| SFR bus                         | T2CON register 47                    |
| description 63                  | t2ex 21, 49                          |
|                                 |                                      |

```
TCON register 42, 43
test_mode_n 19, 118
Testbench
  command file, description 127
  command file, syntax 127
  description 122
TH0 register 41
TH1 register 41
TH2 register 41, 48
Timer 0 interrupt 70
Timer 0/1
  mode 0 44
  mode 1 44
  mode 2 45
  mode 3 46
  modes 42
  rate control 46
Timer 1
  interrupt 70
  serial port baud rate generator 56
Timer 2
  auto-reload mode 50
  baud rate generator mode 50
  capture mode 49
  implementing 47
  interrupt 70
  modes 47
  serial port baud rate generator 57
  timer/counter mode 49
Timer/counters 41
timer2 parameter 22, 41
TL0 register 41
TL1 register 41
TL2 register 41, 47
TMOD register 42
txd0 22, 54, 58
txd1 22, 54, 58
                      W
Watchdog timer interrupt 71
wdti 21, 71
```