

# HACETTEPE UNIVERSITY COMPUTER ENGINEERING DEPARTMENT

BM233 Logic Design Lab - 2022 Fall

## Verilog Assignment 2

January 1, 2023

 $\begin{array}{l} Student\ name:\\ Zeynep\ \mathtt{YE}\$\mathtt{ILKAYA} \end{array}$ 

Student Number: b2210356048

### 1 Problem Definition

A Binary/Gray Code Counter circuit is to be designed using Verilog for this experiment. The 1-bit mode input variable will determine whether the circuit counts up in binary or gray code. When the mode is 0, the natural binary code should be used for counting, and when it is 1, the gray code should be used. In addition, the circuit should have a 1-bit input variable called reset, which will reset the circuit state to the start state of 000 when activated.



## 2 Solution Implementation

Firstly, a truth table was created using the given diagram. Using this truth table, k-maps were drawn. Using k-maps, the equations of D type and JK type flip-flops were found.

| Α | В | С | mode | A' | B' | C' | D_A | D_B | D_C |
|---|---|---|------|----|----|----|-----|-----|-----|
| 0 | 0 | 0 | 0    | 0  | 0  | 1  | 0   | 0   | 1   |
| 0 | 0 | 0 | 1    | 0  | 0  | 1  | 0   | 0   | 1   |
| 0 | 0 | 1 | 0    | 0  | 1  | 0  | 0   | 1   | 0   |
| 0 | 0 | 1 | 1    | 0  | 1  | 1  | 0   | 1   | 1   |
| 0 | 1 | 0 | 0    | 0  | 1  | 1  | 0   | 1   | 1   |
| 0 | 1 | 0 | 1    | 1  | 1  | 0  | 1   | 1   | 0   |
| 0 | 1 | 1 | 0    | 1  | 0  | 0  | 1   | 0   | 0   |
| 0 | 1 | 1 | 1    | 0  | 1  | 0  | 0   | 1   | 0   |
| 1 | 0 | 0 | 0    | 1  | 0  | 1  | 1   | 0   | 1   |
| 1 | 0 | 0 | 1    | 0  | 0  | 0  | 0   | 0   | 0   |
| 1 | 0 | 1 | 0    | 1  | 1  | 0  | 1   | 1   | 0   |
| 1 | 0 | 1 | 1    | 1  | 0  | 0  | 1   | 0   | 0   |
| 1 | 1 | 0 | 0    | 1  | 1  | 1  | 1   | 1   | 1   |
| 1 | 1 | 0 | 1    | 1  | 1  | 1  | 1   | 1   | 1   |
| 1 | 1 | 1 | 0    | 0  | 0  | 0  | 0   | 0   | 0   |
| 1 | 1 | 1 | 1    | 1  | 0  | 1  | 1   | 0   | 1   |

Figure 1: D Type Flip-Flop Truth Table

| Α | В | С | mode | A' | B' | C' | J_A | K_A | J_B | K_B | J_C | K_C |
|---|---|---|------|----|----|----|-----|-----|-----|-----|-----|-----|
| 0 | 0 | 0 | 0    | 0  | 0  | 1  | 0   | X   | 0   | X   | 1   | X   |
| 0 | 0 | 0 | 1    | 0  | 0  | 1  | 0   | X   | 0   | X   | 1   | X   |
| 0 | 0 | 1 | 0    | 0  | 1  | 0  | 0   | X   | 1   | X   | X   | 1   |
| 0 | 0 | 1 | 1    | 0  | 1  | 1  | 0   | X   | 1   | X   | X   | 0   |
| 0 | 1 | 0 | 0    | 0  | 1  | 1  | 0   | X   | X   | 0   | 1   | X   |
| 0 | 1 | 0 | 1    | 1  | 1  | 0  | 1   | X   | X   | 0   | 0   | X   |
| 0 | 1 | 1 | 0    | 1  | 0  | 0  | 1   | X   | X   | 1   | X   | 1   |
| 0 | 1 | 1 | 1    | 0  | 1  | 0  | 0   | X   | X   | 0   | X   | 1   |
| 1 | 0 | 0 | 0    | 1  | 0  | 1  | X   | 0   | 0   | X   | 1   | X   |
| 1 | 0 | 0 | 1    | 0  | 0  | 0  | X   | 1   | 0   | X   | 0   | X   |
| 1 | 0 | 1 | 0    | 1  | 1  | 0  | X   | 0   | 1   | X   | X   | 1   |
| 1 | 0 | 1 | 1    | 1  | 0  | 0  | X   | 0   | 0   | X   | X   | 1   |
| 1 | 1 | 0 | 0    | 1  | 1  | 1  | X   | 0   | X   | 0   | 1   | X   |
| 1 | 1 | 0 | 1    | 1  | 1  | 1  | X   | 0   | X   | 0   | 1   | X   |
| 1 | 1 | 1 | 0    | 0  | 0  | 0  | X   | 1   | X   | 1   | X   | 1   |
| 1 | 1 | 1 | 1    | 1  | 0  | 1  | X   | 0   | X   | 1   | X   | 0   |

Figure 2: JK Type Flip-Flop Truth Table



Figure 3: DA K-Map



Figure 4: DB K-Map



Figure 5: DC K-Map



Figure 6: JA K-Map



Figure 7: JB K-Map



Figure 8: JC K-Map



Figure 9: KA K-Map



Figure 10: KB K-Map



Figure 11: KC K-Map

```
2 module counter_d(input reset, input clk, input mode, output [2:0] count);
3
  // D flip-flop for bit 2
  // The D input of the flip-flop is determined by several conditions
  // depending on the values of count[1], count[0], and mode
  dff_sync_res dff0(.D((count[1] & ~count[0] & mode)
                       | (~count[2] & count[1] & count[0] & ~mode)
                       | (count[2] & ~count[1] & ~mode)
9
                       | (count[2] & count[0] & mode)
10
                       | (count[2] & ~count[0] & ~mode)), .clk(clk),
11
                        .sync_reset(reset), .Q(count[2]));
13
  // D flip-flop for bit 1
  // The D input of the flip-flop is determined by several conditions
  // depending on the values of count[1], count[0], and mode
  dff_sync_res dff1(.D((count[1] & ~count[0]) | (~count[1] & count[0] & ~mode)
                    | (~count[2] & count[0] & mode)),
18
                    .clk(clk), .sync_reset(reset), .Q(count[1]));
19
20
  // D flip-flop for bit 0
^{21}
  // The D input of the flip-flop is determined by several conditions
  // depending on the values of count[2], count[1], and mode
  dff_sync_res dff2(.D(("count[2] & "count[1] & mode) | ("count[0] & "mode)
                    |(count[2] & count[1] & mode)),
                    .clk(clk), .sync_reset(reset), .Q(count[0]));
26
  endmodule
  module counter_jk(input reset, input clk, input mode, output [2:0] count);
3
       // JK flip-flop for bit 2
4
       // The J and K inputs of the flip-flop are determined by several conditions
5
       // depending on the values of count[1], count[0], and mode
       jk_sync_res jk0(.J((count[1] & ~count[0] & mode) | (count[1] &count[0] &~mode)),
                        .K((~count[1] & ~count[0] & mode) |
                        (count[1] & count[0] & ~mode)),
9
                       .clk(clk), .sync_reset(reset), .Q(count[2]));
10
11
       // JK flip-flop for bit 1
12
       // The J and K inputs of the flip-flop are determined by several conditions
13
       // depending on the values of count[0] and mode, and count[2]
       jk_sync_res jk1(.J((count[0] & ~mode) | (~count[2] & count[0])), .K((count[0]
15
       & ~mode) | (count[2] & count[0])),
16
                        .clk(clk), .sync_reset(reset), .Q(count[1]));
17
18
       // JK flip-flop for bit 0
19
       // The J and K inputs of the flip-flop are determined by several conditions
20
```

```
// depending on the values of count[2], count[1], and mode
21
       jk_sync_res jk2(.J((~count[2] & ~count[1]) | (~mode) | (count[2] & count[1])),
22
                        .K((~mode) | (~count[2] & count[1]) | (count[2] & ~count[1])),
23
                         .clk(clk), .sync_reset(reset), .Q(count[0]));
24
25
   endmodule
27
   module dff_sync_res(D, clk, sync_reset, Q);
       input D;
       input clk;
3
       input sync_reset;
       output reg Q;
5
       always@(posedge clk)
       begin
8
           if(sync_reset == 1'b1)
9
                Q<=1,b0;
10
           else
11
                Q \le D;
12
       end
13
   endmodule
14
   module jk_sync_res(J, K, clk, sync_reset, Q);
       input J;
       input K;
3
       input clk;
       input sync_reset;
       output reg Q;
   always @(posedge clk) begin
   // If sync_reset is high, reset Q to 0
       if (sync_reset == 1'b1) begin
10
           Q <= 1, b0;
11
12
       end
13
        // Otherwise, update the value of Q based on the J and K input
       else begin
14
       case ({J,K})
           2'b00 :
                     Q <= Q; // No change
16
                     Q <= 0; // Reset
           2'b01 :
           2'b10 :
                     Q <= 1; // Set
18
           2'b11 :
                     Q <= ~Q; // Toggle
       endcase
20
       end
21
   end
22
24 endmodule
```

## 3 Testbench Implementation

State for which cases you are testing and their meaning. Example how to add Verilog code:

```
'timescale 1ns/1ps
2
3
   module counter_tb;
       reg reset, clk, mode;
       reg[19:0] input_data;
5
       wire [2:0] count;
       integer i;
       //Comment the next line out when testing your JK flip flop implementation.
9
       //counter_d uut(reset, clk, mode, count);
10
       // Uncomment the next line to test your JK flip flop implementation.
11
       counter_jk c1(reset, clk, mode, count);
12
13
       initial begin
14
           // Set dumpfile for simulation waveform output
           $dumpfile("result.vcd");
16
            // Enable dumping of variables
           $dumpvars;
18
           // Set input data
19
           input_data = 20'b11111111110000000000;
20
           i = 0;
           // Set reset to 1 and wait 30 time units
22
           reset = 1;#30;
           // Set reset to 0 and wait 400 time units
24
           reset = 0; #400;
^{25}
           // Set reset to 1 and wait 30 time units
26
           reset = 1;#30;
           $finish;
28
       end
30
31
       initial begin
32
33
           // Generate clock
34
           clk = 0;
35
            // Generate clock indefinitely
           forever begin
37
                // Wait 10 time units
                #10;
39
                // Toggle clock
40
                clk = ~clk;
41
           end
42
       end
43
```

```
always@(posedge clk) begin

#1;
// Assign mode value from input_data
mode = input_data >> i;
// Increment loop variable
i = i+1;
end

always@(posedge clk) begin

#1;
// Assign mode value from input_data
pode i = input_data >> i;
end
always@(posedge clk) begin
#1;
for always@(posedge clk) begin
fo
```

## 4 Results



Figure 12: Resulting Waveform For JK Flip-Flop



Figure 13: Resulting Waveform For D Flip-Flop

Firstly, because mode is equal to zero, it is counted according to the natural binary code. For example, 1,2,3,4,5,6,7,0,1... Then, since the mode is equal to one, it is counted according to the gray code. For example 0,1,3,2,6,7,5,4...

| Decimal | Gray Code | Natural Binary |
|---------|-----------|----------------|
| 0       | 000       | 000            |
| 1       | 001       | 001            |
| 2       | 011       | 010            |
| 3       | 010       | 011            |
| 4       | 110       | 100            |
| 5       | 111       | 101            |
| 6       | 101       | 110            |
| 7       | 100       | 111            |

### References

• https://piazza.com/class/l8n34kf3w15df/post/78