### Dis1a Week7

Karl

Lab 3

## Dis1a Week7

Karl

May 13, 2022

Dis1a Week7

Karl

- » Do you have a misunderstanding of the CUDA programming model?
  - Parallelism is achieved through your thread count \* block count
  - These can replace for loops, but threads can still do for loops
  - Shared mem. is tied to the block level
  - Threads in a block aren't synchronized until you do so explicitly
  - Threads should roughly evenly collaboratively load into shared
  - There are limits on everything
    - Memory, total threads per blocks, total blocks per SM

Dis1a Week7

Karl

- » No misunderstanding of CUDA, but mistaken application logic
  - Add bias then RELU, or RELU then bias?
  - Does final output tile match in size to an input size?

Dis1a Week7

Karl

- » Correct understanding of CUDA and application logic
- » Reason through your implementation
  - Likely have a simple bug
    - Length, dim or indexing
    - Take advantage of x, y, z dims to make things easier
- » If above fails visualize the outputs so you can detect patterns which will lead you to where the bug is

Dis1a Week7

Karl

```
template <typename T>
void print image 3D(const T *inimgld, const GridCoord lengths,
           const T bkg thresh = 0) {
  auto total count = coord_prod_accum(lengths);
  cout << "Print image 3D:\n":
  for (int zi = 0; zi < lengths[2]; zi++) {</pre>
    cout << "y | Z=" << zi << '\n';
    for (int xi = 0; xi < 2 * lengths[0] + 4; xi++) {
    ! cout << "-":
    cout << '\n';
   for (int yi = 0; yi < lengths[1]; yi++) {</pre>
   | cout << vi << " | ":
    for (int xi = 0: xi < lengths[0]: xi++) {</pre>
      auto index = coord to id(GridCoord(xi, vi, zi), lengths):
      assertm(index < total count, "requested index is out of bounds");</pre>
      auto val = inimgld[index];
      if (val > bkg thresh) {
       cout << val << " ";
       } else {
        cout << "- ";
      cout << '\n':
    cout << '\n':
```

Dis1a Week7

Karl

Lab 3

» Other ways to simplify multiple ops of the CNN kernel?

Dis1a Week7

Karl

- » If an instruction has 2 loads and 1 store which ones should have the fastest access?
- » What structure has more reuse?

Dis1a Week7

Karl

- » If an instruction has 2 loads and 1 store which ones should have the fastest access?
  - All should be available at the same latency
  - Therefore you need to tile
- » What structure has more reuse?
  - Each 2D kernel is small, but it gets convolved across

# Memory Hierarchy

### Dis1a Week7

Karl

Lab 3

- » Thread has local memory
- » Block has larger shared memory

314 Chapter Four Data-Level Parallelism in Vector, SIMD, and GPU Architectures

| Туре                 | Descriptive name                       | Closest old term<br>outside of GPUs            | Official<br>CUDA/NVIDIA<br>GPU term | Short explanation                                                                                                                                                          |
|----------------------|----------------------------------------|------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Program abstractions | Vectorizable<br>Loop                   | Vectorizable Loop                              | Grid                                | A vectorizable loop, executed on the GPU, made up<br>of one or more Thread Blocks (bodies of vectorized<br>loop) that can execute in parallel                              |
|                      | Body of<br>Vectorized<br>Loop          | Body of a (Strip-<br>Mined)<br>Vectorized Loop | Thread Block                        | A vectorized loop executed on a multithreaded<br>SIMD Processor, made up of one or more threads of<br>SIMD instructions. They can communicate via local<br>memory          |
|                      | Sequence of<br>SIMD Lane<br>Operations | One iteration of a<br>Scalar Loop              | CUDA Thread                         | A vertical cut of a thread of SIMD instructions<br>corresponding to one element executed by one SIMD<br>Lane. Result is stored depending on mask and<br>predicate register |
| Machine object       | A Thread of<br>SIMD<br>Instructions    | Thread of Vector<br>Instructions               | Warp                                | A traditional thread, but it only contains SIMD instructions that are executed on a multithreaded SIMD Processor. Results stored depending on a per-element mask           |
|                      | SIMD<br>Instruction                    | Vector Instruction                             | PTX<br>Instruction                  | A single SIMD instruction executed across SIMD<br>Lanes                                                                                                                    |
| Processing hardware  | Multithreaded<br>SIMD<br>Processor     | (Multithreaded)<br>Vector Processor            | Streaming<br>Multiprocessor         | A multithreaded SIMD Processor executes threads of<br>SIMD instructions, independent of other SIMD<br>Processors                                                           |
|                      | Thread Block<br>Scheduler              | Scalar Processor                               | Giga Thread<br>Engine               | Assigns multiple Thread Blocks (bodies of<br>vectorized loop) to multithreaded SIMD Processors                                                                             |
|                      | SIMD Thread<br>Scheduler               | Thread Scheduler<br>in a Multithreaded<br>CPU  | Warp<br>Scheduler                   | Hardware unit that schedules and issues threads of<br>SIMD instructions when they are ready to execute;<br>includes a scoreboard to track SIMD Thread<br>execution         |
|                      | SIMD Lane                              | Vector Lane                                    | Thread<br>Processor                 | A SIMD Lane executes the operations in a thread of<br>SIMD instructions on a single element. Results<br>stored depending on mask                                           |
| Memory hardware      | GPU Memory                             | Main Memory                                    | Global<br>Memory                    | DRAM memory accessible by all multithreaded<br>SIMD Processors in a GPU                                                                                                    |
|                      | Private Memory                         | Stack or Thread<br>Local Storage<br>(OS)       | Local Memory                        | Portion of DRAM memory private to each SIMD Lane                                                                                                                           |
|                      | Local Memory                           | Local Memory                                   | Shared<br>Memory                    | Fast local SRAM for one multithreaded SIMD<br>Processor, unavailable to other SIMD Processors                                                                              |
|                      | SIMD Lane<br>Registers                 | Vector Lane<br>Registers                       | Thread<br>Processor                 | Registers in a single SIMD Lane allocated across a<br>full Thread Block (body of vectorized loop)                                                                          |

Figure 4.12 Quick guide to GPU terms used in this chapter. We use the first column for hardware terms. Four groups cluster theirs II terms. From top to bottom: program abstractions, machine objects, processing hardware, and memory hardware. Figure 4.21 cm page 312 associates vector terms with the closest terms here, and Figure 4.24 cm page 317 and Figure 4.25 cm page 318 reveal the official CUDA/N/IDIA and AMD terms and definitions along with the terms used by OpenCT.

## Memory Hierarchy

### Dis1a Week7

Karl

#### Lab 3

- » Thread has local memory
  - Subtile at the thread
- » Block has larger shared memory
  - Subtile at the block

314 Chapter Four Data-Level Parallelism in Vector, SIMD, and GPU Architectures

| Туре                 | Descriptive name                       | Closest old term<br>outside of GPUs            | Official<br>CUDA/NVIDIA<br>GPU term | Short explanation                                                                                                                                                          |
|----------------------|----------------------------------------|------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Program abstractions | Vectorizable<br>Loop                   | Vectorizable Loop                              | Grid                                | A vectorizable loop, executed on the GPU, made up<br>of one or more Thread Blocks (bodies of vectorized<br>loop) that can execute in parallel                              |
|                      | Body of<br>Vectorized<br>Loop          | Body of a (Strip-<br>Mined)<br>Vectorized Loop | Thread Block                        | A vectorized loop executed on a multithreaded<br>SIMD Processor, made up of one or more threads of<br>SIMD instructions. They can communicate via local<br>memory          |
|                      | Sequence of<br>SIMD Lane<br>Operations | One iteration of a<br>Scalar Loop              | CUDA Thread                         | A vertical cut of a thread of SIMD instructions<br>corresponding to one element executed by one SIMD<br>Lane. Result is stored depending on mask and<br>predicate register |
| Machine object       | A Thread of<br>SIMD<br>Instructions    | Thread of Vector<br>Instructions               | Warp                                | A traditional thread, but it only contains SIMD instructions that are executed on a multithreaded SIMD Processor. Results stored depending on a per-element mask           |
|                      | SIMD<br>Instruction                    | Vector Instruction                             | PTX<br>Instruction                  | A single SIMD instruction executed across SIMD<br>Lanes                                                                                                                    |
| Processing hardware  | Multithreaded<br>SIMD<br>Processor     | (Multithreaded)<br>Vector Processor            | Streaming<br>Multiprocessor         | A multithreaded SIMD Processor executes threads of<br>SIMD instructions, independent of other SIMD<br>Processors                                                           |
|                      | Thread Block<br>Scheduler              | Scalar Processor                               | Giga Thread<br>Engine               | Assigns multiple Thread Blocks (bodies of<br>vectorized loop) to multithreaded SIMD Processors                                                                             |
|                      | SIMD Thread<br>Scheduler               | Thread Scheduler<br>in a Multithreaded<br>CPU  | Warp<br>Scheduler                   | Hardware unit that schedules and issues threads of<br>SIMD instructions when they are ready to execute;<br>includes a scoreboard to track SIMD Thread<br>execution         |
|                      | SIMD Lane                              | Vector Lane                                    | Thread<br>Processor                 | A SIMD Lane executes the operations in a thread of<br>SIMD instructions on a single element. Results<br>stored depending on mask                                           |
| Memory hardware      | GPU Memory                             | Main Memory                                    | Global<br>Memory                    | DRAM memory accessible by all multithreaded<br>SIMD Processors in a GPU                                                                                                    |
|                      | Private Memory                         | Stack or Thread<br>Local Storage<br>(OS)       | Local Memory                        | Portion of DRAM memory private to each SIMD<br>Lane                                                                                                                        |
|                      | Local Memory                           | Local Memory                                   | Shared<br>Memory                    | Fast local SRAM for one multithreaded SIMD<br>Processor, unavailable to other SIMD Processors                                                                              |
|                      | SIMD Lane<br>Registers                 | Vector Lane<br>Registers                       | Thread<br>Processor<br>Registers    | Registers in a single SIMD Lane allocated across a<br>full Thread Block (body of vectorized loop)                                                                          |

Figure 4.12 Guick guide to GPU terms used in this chapter. We use the first column for hardware terms. Four groups cluster these 11 terms. From top to bottom; program abstractions, machine objects, processing hardware, and memory hardware. Figure 4.21 on page 312 associates vector terms with the closest terms here, and Figure 4.24 on page 318 reveal the official CUDANNIDIA and AMD terms and definitions along with the terms used by Open-5.



Dis1a Week7

Karl

- » Rely on local and shared memory
  - L1 and L2 are opaque

- » Does your shared memory strategy reduce the number of repeated accesses to global memory?
- » Does your strategy introduce a lot of branching control paths where the behavior of threads differ highly from one another? '#pragma unroll'
- » Do you go over a limit of memory or concurrency?
- » The total threads in a thread block should ideally be a multiple of the warp size
- » The total number of blocks you should decide based off factors we've discussed like SM count, and SM concurrency and memory limitations

Dis1a Week7

Karl

Lab 3

### » Example:

- M60 has 96 KB total shared memory per SM
- Limit of 48 KB shared memory per thread block.
- If 48 KB of shared memory per thread block
  - Only 2 blocks can run per SM
  - However, on M60, 32 threads blocks can execute concurrently per SM
  - You would loose significant parallelism if you used 48 KB of shared/thread block

## Resources

Dis1a Week7

Karl

- » https://docs.nvidia.com/cuda/maxwell-tuning-guide/
  index.html
- » https://www.microway.com/knowledge-center-articles/
  in-depth-comparison-of-nvidia-tesla-maxwell-gpu-accel
- » https://docs.nvidia.com/cuda/
  cuda-c-programming-guide/index.html
- » https://www.microway.com/download/whitepaper/
  NVIDIA\_Maxwell\_GM204\_Architecture\_Whitepaper.pdf