











TPS62A01-Q1, TPS62A01A-Q1

ZHCSR54A - FEBRUARY 2023 - REVISED NOVEMBER 2023

# TPS62A01x-Q1 采用 SOT563 封装的 2.5V 至 5.5V、1A 汽车类降压转换器

## 1 特性

- 输入电压范围为 2.5V 至 5.5V
- 符合面向汽车应用的 AEC-Q100 标准
  - 器件温度等级 1: -40°C 至 +125°C T₄
- 可调输出电压范围: 0.6V 至 V<sub>IN</sub>
- 100m Ω 和 67m Ω 低 R<sub>DSON</sub> 开关
- 小于 25µA 的静态电流
- 1.5% 反馈精度 (-40°C 至 150°C)
- 100% 模式运行
- 2.4MHz 开关频率
- 支持节电模式或 PWM 选项
- 电源正常状态输出引脚
- 短路保护 (HICCUP)
- 内部软启动
- 有源输出放电
- 热关断保护
- 采用 1.60mm × 1.60mm SOT563 封装

## 2 应用

- 前置摄像头
- 环视系统 ECU
- 汽车仪表组显示器



## 3 说明

TPS62A01x-Q1 系列器件是同步直流/直流降压转换 器,经过优化可实现高效率和紧凑型设计尺寸。这些器 件集成了可提供高达 1A 输出电流的开关。在中等负载 至重负载情况下,这些器件将以 2.4MHz 开关频率在脉 宽调制 (PWM) 模式下运行。在轻载情况下,这些器件 自动进入节能模式 (PSM),从而在整个负载电流范围 内保持高效率。关断时,电流消耗量也最低。该器件系 列的 TPS62A01A-Q1 型号在整个负载电流范围内以强 制 PWM 模式运行。

TPS62A01x-Q1 器件通过一个外部电阻分压器提供可 调节输出电压。内部软启动电路可限制启动期间的浪涌 电流。内置的其他特性包括过流保护、热关断保护和电 源正常指示。这些器件采用 SOT-563 封装。

#### 器件信息

| 器件型号 <sup>(2)</sup> | 运行模式    | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(3)</sup> |
|---------------------|---------|-------------------|---------------------|
| TPS62A01-Q1         | PSM、PWM | DRL ( SOT-563 ,   | 1.60mm ×            |
| TPS62A01A-Q1        | FPWM    | 6)                | 1.60mm              |

- (1) 有关详细信息,请参阅节11。
- (2) 请参阅器件比较表。
- 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。



效率与输出电流间的关系曲线(电压为 1.8Vour 时)

English Data Sheet: SLUSF43



## **Table of Contents**

| 1 特性                                 | 1 | 7.4 Device Functional Modes             | 8  |
|--------------------------------------|---|-----------------------------------------|----|
| 2 应用                                 |   | 8 Application and Implementation        | 10 |
|                                      |   | 8.1 Application Information             | 10 |
| 4 Device Comparison Table            |   | 8.2 Typical Application                 | 10 |
| 5 Pin Configuration and Functions    |   | 8.3 Power Supply Recommendations        | 14 |
| 6 Specifications                     |   | 8.4 Layout                              | 14 |
| 6.1 Absolute Maximum Ratings         |   | 9 Device and Documentation Support      | 15 |
| 6.2 ESD Ratings                      |   | 9.1 Device Support                      | 15 |
| 6.3 Recommended Operating Conditions |   | 9.2 接收文档更新通知                            |    |
| 6.4 Thermal Information              |   | 9.3 支持资源                                | 15 |
| 6.5 Electrical Characteristics       |   | 9.4 Trademarks                          |    |
| 6.6 Typical Characteristics          | 6 | 9.5 静电放电警告                              | 15 |
| 7 Detailed Description               |   | 9.6 术语表                                 |    |
| 7.1 Overview                         |   | 10 Revision History                     |    |
| 7.2 Functional Block Diagram         |   | 11 Mechanical, Packaging, and Orderable |    |
| 7.3 Feature Description              |   | Information                             | 15 |
|                                      |   |                                         |    |



# **4 Device Comparison Table**

| Device Number | Output Current | Operation Mode |
|---------------|----------------|----------------|
| TPS62A01-Q1   | 1 A            | PSM, PWM       |
| TPS62A01A-Q1  | 1 A            | FPWM           |

# **5 Pin Configuration and Functions**



图 5-1. 6-Pin DRL SOT-563 Package (Top View)

表 5-1. Pin Functions

| PI   | N   | TYPE(1) | DESCRIPTION                                                                                                                                                  |
|------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | NO. | IIFE\/  | DESCRIPTION                                                                                                                                                  |
| EN   | 4   | ı       | Device enable logic input. Logic high enables the device. Logic low disables the device and turns the device into shutdown. Do not leave the pin floating.   |
| FB   | 5   | I       | Feedback pin for the internal control loop. Connect this pin to an external feedback divider.                                                                |
| GND  | 1   | G       | Ground pin                                                                                                                                                   |
| PG   | 6   | 0       | Power-good open-drain output pin. The pullup resistor cannot be connected to any voltage higher than 5.5 V. If unused, leave the pin open or connect to GND. |
| SW   | 2   | 0       | Switch pin connected to the internal FET switches and inductor terminal. Connect the inductor of the output filter to this pin.                              |
| VIN  | 3   | ı       | Power supply voltage pin                                                                                                                                     |

(1) I = Input, O = Output, G = Ground

# **6 Specifications**

## **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) (1)

|                            |                                | MIN   | MAX                   | UNIT |
|----------------------------|--------------------------------|-------|-----------------------|------|
|                            | VIN, EN, PG                    | - 0.3 | 6                     | V    |
| Pin voltage <sup>(2)</sup> | SW, DC                         | - 0.3 | V <sub>IN</sub> + 0.3 | V    |
| Fill voltage 7             | SW, transient < 10 ns          | - 3.0 | 10                    | V    |
|                            | FB                             | - 0.3 | 3                     | V    |
| TJ                         | Operating junction temperature | - 40  | 150                   | °C   |
| T <sub>stg</sub>           | Storage temperature            | - 55  | 150                   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

# 6.2 ESD Ratings

|                                            |                         |                                              | VALUE | UNIT |
|--------------------------------------------|-------------------------|----------------------------------------------|-------|------|
| V                                          | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 (1) | ±2000 | V    |
| V <sub>(ESD)</sub> Electrostatic discharge |                         | Charged device model (CDM), per AEC Q100-011 | ±750  | v    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing must be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## **6.3 Recommended Operating Conditions**

Over operating junction temperature range (unless otherwise noted)

|                  |                                     |          |     | MIN  | NOM             | MAX | UNIT |
|------------------|-------------------------------------|----------|-----|------|-----------------|-----|------|
| V <sub>IN</sub>  | Input supply voltage range          |          |     | 2.5  |                 | 5.5 | V    |
| V <sub>OUT</sub> | Output voltage range                |          | 0.6 |      | V <sub>IN</sub> | V   |      |
| I <sub>OUT</sub> | Output current range                | TPS62A01 |     |      |                 | 1   | Α    |
| L                | Effective inductance                |          |     |      | 1.0             |     | μΗ   |
| I <sub>PG</sub>  | Power-Good input current capability |          |     | 0    |                 | 1   | mA   |
| TJ               | Operating junction temperature      |          |     | - 40 |                 | 150 | °C   |

#### 6.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | TPS62A |                    |      |
|-------------------------------|----------------------------------------------|--------|--------------------|------|
|                               |                                              | JEDEC  | EVM                | UNIT |
|                               |                                              | 6 P    | INS                |      |
| R <sub>0</sub> JA             | Junction-to-ambient thermal resistance       | 154.2  | 122.7              | °C/W |
| R <sub>θ JC(top)</sub>        | Junction-to-case (top) thermal resistance    | 85.3   | n/a <sup>(2)</sup> | °C/W |
| R <sub>θ JB</sub>             | Junction-to-board thermal resistance         | 42.9   | n/a <sup>(2)</sup> | °C/W |
| ψ JT                          | Junction-to-top characterization parameter   | 2.6    | 2.7                | °C/W |
| <sup>ф</sup> ЈВ               | Junction-to-board characterization parameter | 42.4   | 42.1               | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics report.

<sup>(2)</sup> All voltage values are with respect to the network ground terminal.

Not applicable to an EVM.



## 6.5 Electrical Characteristics

 $T_J = -40^{\circ}\text{C}$  to +150°C,  $V_{IN} = 2.5 \text{ V}$  to 5.5 V. Typical values are at  $T_J = 25^{\circ}\text{C}$  and  $V_{IN} = 5 \text{ V}$  (unless otherwise noted)

|                       | PARAMETER                                             | TEST CONDITIONS                                                 | MIN | TYP  | MAX | UNIT |
|-----------------------|-------------------------------------------------------|-----------------------------------------------------------------|-----|------|-----|------|
| SUPPLY                |                                                       |                                                                 |     |      |     |      |
| I <sub>Q(VIN)</sub>   | VIN quiescent current                                 | Non-switching, V <sub>EN</sub> = High, V <sub>FB</sub> = 610 mV |     | 23   |     | μA   |
| I <sub>SD(VIN)</sub>  | VIN shutdown supply current                           | V <sub>EN</sub> = Low                                           |     | 0.01 | 4   | μA   |
| UVLO                  | '                                                     |                                                                 |     |      | '   |      |
| V <sub>UVLO(R)</sub>  | VIN UVLO rising threshold                             | V <sub>IN</sub> rising                                          | 2.3 | 2.4  | 2.5 | V    |
| V <sub>UVLO(F)</sub>  | VIN UVLO falling threshold                            | V <sub>IN</sub> falling                                         | 2.2 | 2.3  | 2.4 | V    |
| ENABLE                | '                                                     |                                                                 |     |      | '   |      |
| V <sub>EN(R)</sub>    | High-level input voltage (EN)                         | EN rising, enable switching                                     | 1.2 |      |     | V    |
| V <sub>EN(F)</sub>    | Low-level input voltage (EN)                          | EN falling, disable switching                                   |     |      | 0.4 | V    |
| V <sub>EN(LKG)</sub>  | EN Input leakage current                              | V <sub>EN</sub> = 5 V                                           |     |      | 250 | nA   |
| REFERENCE VO          | OLTAGE                                                |                                                                 |     |      | '   |      |
| $V_{FB}$              | FB voltage                                            | PWM mode                                                        | 591 | 600  | 609 | mV   |
| I <sub>FB(LKG)</sub>  | FB input leakage current                              | V <sub>FB</sub> = 0.6 V                                         |     |      | 100 | nA   |
| SWITCHING FR          | EQUENCY                                               |                                                                 |     |      | '   |      |
| f <sub>SW(FCCM)</sub> | Switching frequency, FPWM operation                   | V <sub>IN</sub> = 5 V; VOUT = 1.8 V                             |     | 2400 |     | kHz  |
| STARTUP               | -                                                     |                                                                 |     |      |     |      |
|                       | Internal fixed soft-start time                        | From EN = High to V <sub>FB</sub> = 0.56 V                      |     |      | 1   | ms   |
| POWER STAGE           |                                                       |                                                                 |     |      | '   |      |
| R <sub>DSON(HS)</sub> | High-side MOSFET on-resistance                        | V <sub>IN</sub> = 5 V                                           |     | 100  |     | mΩ   |
| R <sub>DSON(LS)</sub> | Low-side MOSFET on-resistance                         | V <sub>IN</sub> = 5 V                                           |     | 67   |     | mΩ   |
| OVERCURRENT           | T PROTECTION                                          |                                                                 |     |      |     |      |
| I <sub>HS(OC)</sub>   | High-side peak current limit                          |                                                                 | 1.5 | 1.8  |     | Α    |
| I <sub>LS(OC)</sub>   | Low-side valley current limit                         |                                                                 |     | 1.8  |     | Α    |
| POWER GOOD            | <u> </u>                                              |                                                                 |     |      |     |      |
| V <sub>PGTH</sub>     | Power Good threshold                                  | PG low, FB falling                                              |     | 93.5 |     | %    |
| V <sub>PGTH</sub>     | Power Good threshold                                  | PG high, FB rising                                              |     | 96   |     | %    |
|                       | PG delay falling                                      |                                                                 |     | 35   |     | μs   |
|                       | PG delay rising                                       |                                                                 |     | 10   |     | μs   |
| I <sub>PG(LKG)</sub>  | PG pin Leakage current when open drain output is high | V <sub>PG</sub> = 5 V                                           |     |      | 100 | nA   |
|                       | PG pin output low-level voltage                       | I <sub>PG</sub> = 1 mA                                          |     |      | 400 | mV   |
| OUTPUT DISCH          | IARGE                                                 |                                                                 |     |      |     |      |
|                       | Output discharge current on SW pin                    | V <sub>IN</sub> = 3 V, V <sub>OUT</sub> = 2.0 V                 |     | 76   |     | mA   |
| THERMAL SHU           | TDOWN                                                 |                                                                 |     |      |     |      |
| $T_{J(SD)}$           | Thermal shutdown threshold                            | Temperature rising                                              |     | 170  |     | °C   |
| T <sub>J(HYS)</sub>   | Thermal shutdown hysteresis                           |                                                                 |     | 20   |     | °C   |

提交文档反馈

5



## **6.6 Typical Characteristics**



(TPS62A01-Q1)



图 6-2. Shutdown Current vs Junction Temperature



## 7 Detailed Description

#### 7.1 Overview

The TPS62A01x-Q1 is a high-efficiency synchronous step-down converter. The device operates with an adaptive off time with a peak current control scheme. The device operates typically at 2.4-MHz frequency pulse width modulation (PWM) at moderate to heavy load currents. Based on the V<sub>IN</sub>/V<sub>OUT</sub> ratio, a simple circuit sets the required off time for the low-side MOSFET, making the switching frequency relatively constant regardless of the variation of the input voltage, output voltage, and load current.

## 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Power Save Mode

The device automatically enters power save mode to improve efficiency at light load when the inductor current becomes discontinuous. In power save mode, the converter reduces the switching frequency and minimizes current consumption. In power save mode, the output voltage rises slightly above the nominal output voltage. This effect is minimized by increasing the output capacitor or adding a feedforward capacitor.

English Data Sheet: SLUSF43

### 7.3.2 100% Duty Cycle Low Dropout Operation

The device offers low input-to-output voltage difference by entering 100% duty cycle mode. In this mode, the high-side MOSFET switch is constantly turned on and the low-side MOSFET is switched off. The minimum input voltage to maintain output regulation, depending on the load current and output voltage, is calculated as:

$$V_{IN(MIN)} = V_{OUT} + I_{OUT} \times (R_{DS(ON)} + R_L)$$
(1)

#### where

- R<sub>DS(ON)</sub> = High-side FET on-resistance
- R<sub>I</sub> = Inductor ohmic resistance (DCR)

#### 7.3.3 Soft Start

After enabling the device, internal soft-start circuitry ramps up the output voltage, which reaches the nominal output voltage during start-up time, avoiding excessive inrush current and creating a smooth voltage rise slope. It also prevents excessive voltage drops of primary cells and rechargeable batteries with high internal impedance.

The TPS62A01x-Q1 is able to start into a prebiased output capacitor. The converter starts with the applied bias voltage and ramps the output voltage to the nominal value.

#### 7.3.4 Switch Current Limit and Short-Circuit Protection (HICCUP)

The switch current limit prevents the device from high inductor current and drawing excessive current from the battery or input rail. Due to internal propagation delay, the AC peak current can exceed the static current limit during that time. Excessive current can occur with a shorted or saturated inductor, an overload or shorted output circuit condition. If the inductor current reaches the threshold I<sub>LIM</sub>, the high-side MOSFET is turned off and the low-side MOSFET is turned on to ramp down the inductor current with an adaptive off time.

When this switch current limit is triggered 32 times, the device stops switching to protect the output. The device then automatically starts a new start-up after a typical delay time of 100 µs has passed. This action is named HICCUP short-circuit protection. The device repeats this mode until the high load condition disappears. HICCUP protection is also enabled during the start-up.

## 7.3.5 Undervoltage Lockout

To avoid misoperation of the device at low input voltages, an undervoltage lockout (UVLO) is implemented, which shuts down the device at voltages lower than  $V_{\text{UVLO}}$ .

#### 7.3.6 Thermal Shutdown

The device goes into thermal shutdown and stops switching when the junction temperature exceeds T<sub>JSD</sub>. When the device temperature falls below the threshold by 20°C, the device returns to normal operation automatically.

#### 7.4 Device Functional Modes

#### 7.4.1 Enable and Disable

The device is enabled by setting the EN input to a logic High. Accordingly, a logic Low disables the device. If the device is enabled, the internal power stage starts switching and regulates the output voltage to the set point voltage. The EN input must be terminated and should not be left floating.

#### 7.4.2 Power Good

The TPS62A01x-Q1 has a built-in power-good (PG) feature to indicate whether the output voltage has reached the target and the device is ready. The PG signal can be used for start-up sequencing of multiple rails. The PG pin is an open-drain output that requires a pullup resistor to any voltage up to the recommended input voltage level. PG is low when the device is turned off due to EN, UVLO (undervoltage lockout), or thermal shutdown. VIN must remain present for the PG pin to stay low. If not used, the power good can be tie to GND or left open. The PG indicator has a de-glitch to avoid the signal indicating glitches or transient responses from the loop.

English Data Sheet: SLUSF43



## 表 7-1. Power-Good indicator Functional Table

|                        | PG Status                     |                  |                          |                |                         |     |
|------------------------|-------------------------------|------------------|--------------------------|----------------|-------------------------|-----|
| V <sub>I</sub>         | EN Pin                        | Thermal Shutdown | v <sub>o</sub>           | FG Status      |                         |     |
|                        |                               |                  | V <sub>O</sub> on target | High Impedance |                         |     |
|                        | HIGH                          | HIGH             | NO                       | NO             | V <sub>O</sub> < target | LOW |
| V <sub>I</sub> > UVLO  |                               |                  | THOM                     | THOM           |                         | YES |
|                        |                               | YES              | x                        | LOW            |                         |     |
|                        | UVLO < V <sub>I</sub> < 1.8 V |                  | х                        | LOW            |                         |     |
| V <sub>I</sub> < 1.8 V | х                             | х                | х                        | Undefined      |                         |     |

提交文档反馈

9

Product Folder Links: TPS62A01-Q1 TPS62A01A-Q1

English Data Sheet: SLUSF43

## 8 Application and Implementation

### 备注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### **8.1 Application Information**

The following section discusses the design of the external components to complete the power supply design for several input and output voltage options by using typical applications as a reference.

### 8.2 Typical Application



图 8-1. TPS62A01x-Q1 Typical Application Circuit

\*C3 is optional

#### 8.2.1 Design Requirements

For this design example, use the parameters listed in 表 8-1 as the input parameters

| 表 8-1. Design Parameters |
|--------------------------|
|--------------------------|

| Design Parameter       | Example Value  |
|------------------------|----------------|
| Input voltage          | 2.5 V to 5.5 V |
| Output voltage         | 1.8 V          |
| Maximum output current | 1.0 A          |

#### 表 8-2 lists the components used for the example.

#### 表 8-2. List of Components

| Reference | Description                                                           | Manufacturer <sup>(1)</sup> |
|-----------|-----------------------------------------------------------------------|-----------------------------|
| C1        | 4.7 μF, Ceramic Capacitor, 10 V, X7R, size 0805, GRM21BR71A475KA73L   | Murata                      |
| C2        | 22 μF, Ceramic Capacitor, 10 V, X7R, size<br>0805, GRM21BZ71A226KE15L | Murata                      |
| L1        | 1 μH, Power Inductor, XGL3520-102MEC                                  | Coilcraft                   |
| R1, R2    | Chip resistor, 1%, size 0603                                          | Std.                        |
| C3        | Optional, 27 pF or 33 pF if needed <sup>(2)</sup>                     | Std.                        |

- See the Third-Party Products Disclaimer.
- TI recommends 33 pF for ≤1.8-V output voltage and 27 pF for 3.3-V output voltage.



## 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Setting the Output Voltage

The output voltage is set by an external resistor divider according to 方程式 2.

$$R1 = R2 \times \left(\frac{V_{OUT}}{V_{FR}} - 1\right) = R2 \times \left(\frac{V_{OUT}}{0.6 V} - 1\right) \tag{2}$$

R2 must not be higher than 100 k $\Omega$  to provide acceptable noise sensitivity.

#### 8.2.2.2 Output Filter Design

 $\frac{1.2 \leqslant V_{OUT} < 1.8}{1.8 \leqslant V_{OUT}}$ 

The inductor and output capacitor together provide a low-pass filter. To simplify this process, 表 8-3 outlines possible inductor and capacitor value combinations. Please note that stability may vary based on board layout and parasitic elements and it is essential to evaluate and confirm the appropriate values for each specific application. Checked cells represent combinations that are proven for stability by simulation and lab test. Further combinations should be checked for each individual application.

In case a lower output ripple is desired, higher output capacitance may help reduce the ripple.

| • • • •                      |                       |    |                                      |        |
|------------------------------|-----------------------|----|--------------------------------------|--------|
| V <sub>OUT</sub> [V]         | L [μH] <sup>(1)</sup> |    | C <sub>OUT</sub> [μF] <sup>(2)</sup> |        |
| AOUL [A]                     | с [µп]                | 10 | 22                                   | 2 × 22 |
| 0.6 ≤ V <sub>OUT</sub> < 1.2 | 1                     |    | +                                    | ++(3)  |

表 8-3. Matrix of Output Capacitor and Inductor Combinations for TPS62A01x-Q1

+(4)

+(4)

++(3)

++(3)

| - 1 | 1\ | Inductor tolerance and current de-rating | a ic anticinated | The offective industance of  | n vary h  | 4.420% and $-30%$   |
|-----|----|------------------------------------------|------------------|------------------------------|-----------|---------------------|
| (   | 1) | inductor tolerance and current de-rating | y is arillopaled | . THE EHECLIVE HUUUCIAHUE GA | ii vaiy b | y +20 /0 and 30 /0. |

<sup>(2)</sup> Capacitance tolerance and bias voltage de-rating is anticipated. The effective capacitance can vary by +20% and -50%.

1

## 8.2.2.3 Input and Output Capacitor Selection

The architecture of the TPS62A01x-Q1 allows use of tiny ceramic-type output capacitors with low equivalent series resistance (ESR). These capacitors provide low output voltage ripple and are thus recommended. To keep the resistance up to high frequencies and to achieve narrow capacitance variation with temperature, TI recommends to use X7R dielectric.

The input capacitor is the low impedance energy source for the converter that helps provide stable operation. TI recommends a low-ESR multilayer ceramic capacitor for best filtering. For most applications, a 4.7-  $\mu$  F input capacitor is sufficient; a larger value reduces input voltage ripple.

A feedforward capacitor reduces the output ripple in PSM and improves the load transient response. A 33-pF capacitor is good for the 1.8-V output typical application. For the 3.3-V output typical application a 27-pF capacitor is recommended.

Copyright © 2023 Texas Instruments Incorporated

提交文档反馈

11

<sup>(3)</sup> This LC combination is the standard value and recommended for most applications.

<sup>(4)</sup> The minimum C<sub>OUT</sub> of 10 μF does not support an additional feedforward capacitor.



#### 8.2.3 Application Curves









## 8.3 Power Supply Recommendations

The device is designed to operate from an input voltage supply range from 2.5 V to 5.5 V. Make sure that the input power supply has a sufficient current rating for the application.

#### 8.4 Layout

### 8.4.1 Layout Guidelines

The printed-circuit-board (PCB) layout is an important step to maintain the high performance of the TPS62A01x-Q1 device.

- The input, output capacitors and the inductor must be placed as close as possible to the IC. This action
  keeps the power traces short. Routing these power traces direct and wide results in low trace resistance and
  low parasitic inductance.
- The low side of the input and output capacitors must be connected properly to the GND pin to avoid a ground potential shift.
- The sense traces connected to FB is a signal trace. Special care must be taken to avoid noise being induced.
   Keep these traces away from SW nodes.
- · A common ground must be used. GND layers can be used for shielding.

See 8-15 for the recommended PCB layout.

#### 8.4.2 Layout Example



图 8-15. TPS62A01x-Q1 PCB Layout Recommendation



## 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### 9.1 Device Support

#### 9.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

#### 9.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 9.3 支持资源

TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

#### 9.5 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 9.6 术语表

TI 术语表

本术语表列出并解释了术语、首字母缩略词和定义。

#### 10 Revision History

注:以前版本的页码可能与当前版本的页码不同

## Changes from Revision \* (February 2023) to Revision A (November 2023)

Page

- 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2023 Texas Instruments Incorporated

提交文档反馈

15

www.ti.com 5-Dec-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TPS62A01QDRLRQ1  | ACTIVE | SOT-5X3      | DRL                | 6    | 4000           | RoHS & Green | Call TI   SN                  | Level-1-260C-UNLIM | -40 to 125   | 10G                     | Samples |
| XPS62A01AQDRLRQ1 | ACTIVE | SOT-5X3      | DRL                | 6    | 4000           | TBD          | Call TI                       | Call TI            | -40 to 125   |                         | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 5-Dec-2023

#### OTHER QUALIFIED VERSIONS OF TPS62A01-Q1, TPS62A01A-Q1:

• Catalog : TPS62A01, TPS62A01A

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Dec-2023

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device          | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ı | TPS62A01QDRLRQ1 | SOT-5X3         | DRL                | 6 | 4000 | 180.0                    | 8.4                      | 2.0        | 1.8        | 0.75       | 4.0        | 8.0       | Q3               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Dec-2023



### \*All dimensions are nominal

| Device          | Package Type | ge Type Package Drawing |   | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-------------------------|---|------|-------------|------------|-------------|
| TPS62A01QDRLRQ1 | SOT-5X3      | DRL                     | 6 | 4000 | 210.0       | 185.0      | 35.0        |



PLASTIC SMALL OUTLINE



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-293 Variation UAAD



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司