

# Computer Systems Design

Laboratory work 3

# Integration of programmable cores in computer system

Author:

Alexander Antonov

**Associate Professor** 

antonov@itmo.ru

## Computer Systems Design



## Contents

- 1. Objectives 3
- 2. Overview 3
- 3. Prerequisites 3
- 4. Task 3
- 5. Guidance 4
- 6. Variants 10



#### 1. OBJECTIVES

- Students can implement embedded processor cores in computer system designs
- Students can integrate custom IP in computer system designs
- Students can integrate custom logic with embedded processor cores using system bus interface
- Students can build and implement embedded software for custom designs
- Students understand how to use Xilinx Vivado Design Suite to implement and debug processor-enabled designs

### 2. OVERVIEW

This laboratory work covers software (firmware) based implementation of functionality using embedded programmable processor core. Using programable processors, through having lower efficiency compared to direct hardware implementation, offers multiple virtues: simplification of programming, faster compilation, software update capability, better availability of engineers, etc. In this Lab, basic open-source MCU with RISC-V central processor unit (CPU) core will be used. RISC-V is an open instruction set architecture being widely used both in academia and industry in recent years.

### 3. PREREQUISITES

Prerequisites are the same as for Lab 1 and Lab 2, with two additional points [3, 4]:

- Xilinx Vivado 2019.2 HLx Edition (free for target board, available at https://www.xilinx.com/support/download.html).
- 2. ActiveCore baseline distribution (available at <a href="https://github.com/AntonovAlexander/activecore">https://github.com/AntonovAlexander/activecore</a>)
- 3. Generated RISC-V CPU HDL sources
- 4. Working RISC-V GNU toolchain (available at <a href="https://github.com/riscv/riscv-gnu-toolchain">https://github.com/riscv/riscv-gnu-toolchain</a>)

*NOTE:* pre-built binaries for various hosts can be downloaded from <a href="https://www.sifive.com/software">https://www.sifive.com/software</a>. Do not forget to update PATH variable after downloading. Consider using Cygwin for RISC-V software compilation in Windows hosts.

- 5. (for FPGA prototyping) Digilent Nexys 4 DDR FPGA board (<a href="https://store.digilentinc.com/nexys-4-ddr-artix-7-fpga-trainer-board-recommended-for-ece-curriculum/">https://store.digilentinc.com/nexys-4-ddr-artix-7-fpga-trainer-board-recommended-for-ece-curriculum/</a>)
- 6. (for FPGA prototyping) working Python 3 installation with pyserial package

### 4. TASK

- 1. Examine SIGMA MCU baseline project
- 2. (if FPGA board available) Implement SIGMA MCU in FPGA device and verify correctness of the baseline
- 3. Write software implementation of functionality for eCPU according to your variant
- 4. Verify functional correctness in simulation
- 5. Implement the design and collect metrics of the implementation
- 6. (if FPGA board available) Upload your program to SIGMA MCU and make sure it works correctly
- 7. Analyze performance of implementations
- 8. (optional) Integrate any previously designed in Lab 2 module in SIGMA MCU
- 9. Package your solution and submit to the teacher's email



### 5. GUIDANCE

Detailed guidance will be provided using the example of a program with the same functionality as modules designed in Lab 1 and Lab 2.

### 1. Examine SIGMA MCU baseline project

SIGMA is a basic microcontroller unit (MCU) soft core consisting of sigma\_tile processing module, UDM and general-purpose input/output (GPIO) controller. GPIO controller is mapped on LEDs and switches on FPGA board.

Block diagram of SIGMA MCU is shown in Figure 1.



Figure 1 SIGMA MCU block diagram

Sigma\_tile module contains embedded CPU (eCPU) core with RISC-V ISA, tightly coupled on-chip RAM with single-cycle delay, several special-function registers (SFRs), Host InterFace (HIF), and eXpansion InterFace (XIF). Multiple sigma\_tile modules can fit in a single FPGA device. HIF and XIF have the same bus protocol as UDM block (see Lab 1).

Block diagram of sigma tile module is shown in Figure 2.



Figure 2 sigma tile block diagram

Address maps of SIGMA MCU and sigma\_tile module are shown in Figure 3 and Figure 4 respectively. Memory maps are identical for UDM and eCPU.



| HW block   | Start address | End address | Size | Туре | Description       |
|------------|---------------|-------------|------|------|-------------------|
| sigma tile | 0x00000000    | 0x001FFFFF  | 2 MB | rw   | Sigma tile space  |
| IO_LED     | 0x80000000    | 0x80000000  | 4 B  | rw   | LED register      |
| IO_SW      | 0x80000004    | 0x80000004  | 4 B  | r    | Switches register |

Figure 3 Address map of SIGMA MCU

| HW block          | Start address | End address | Size | Туре | Description                                            |
|-------------------|---------------|-------------|------|------|--------------------------------------------------------|
| RAM               | 0x00000000    | 0x000FFFFF  | 1 MB | rw   | Local CPU RAM                                          |
| SFR: IDCODE       | 0x00100000    | 0x00100000  | 4 B  | r    | Constant: 0xdeadbeef                                   |
| SFR: CTRL         | 0x00100004    | 0x00100004  | 4 B  | rw   | Control register: [0] - soft CPU reset                 |
| SFR: CORENUM      | 0x00100008    | 0x00100008  | 4 B  | r    | Sigma tile ID                                          |
| SFR: SGI          | 0x0010000C    | 0x0010000C  | 4 B  | W    | Software generated interrupt: [3:0] - interrupt number |
| SFR: TIMER_CTRL   | 0x00100010    | 0x00100014  | 4 B  | rw   | Timer control register: [0] - start; [1] - autoreload  |
| SFR: TIMER_PERIOD | 0x00100014    | 0x00100014  | 4 B  | rw   | Timer period                                           |
| XIF               | 0x80000000    | 0xFFFFFFF   | 2 GB | rw   | Expansion interface                                    |

Figure 4 Address map of sigma tile module

NOTE: Only 4-byte aligned accesses are supported.

RISC-V eCPU supports basic bare metal programming (base RV32I ISA, without FPU, MMU, etc). ActiveCore distribution provides six SIGMA MCU projects with different eCPU configurations (1-6 pipeline stages). As you learned in Lab 2, longer pipeline can operate on higher frequencies and have better performance, however, consuming more hardware resources and power.

The projects are located at: activecore/designs/rtl/sigma/syn/syn  $\boldsymbol{x}$ stage/NEXYS4-DDR

Unpack the coregen directory with generated eCPU HDL sources (provided by the teacher) in the following directory:

activecore/designs/rtl/sigma\_tile/hw/riscv

E.g. riscv 5stage.sv file should be located at:

activecore/designs/rtl/sigma tile/hw/riscv/coregen/riscv 5stage/sverilog

Open NEXYS4 DDR.xpr file using Xilinx Vivado 2019.2.

## 2. (if FPGA board available) Implement SIGMA MCU in FPGA device and verify correctness of the baseline

Go to activecore/designs/rtl/sigma/sw/benchmarks directory and build eCPU software using make command.

Implement the design, generate the bitstream and upload it to FPGA. LEDs should start blinking with variable speed, depending on value on switches.

Find out the name of COM port associated with the board (COM<number> on Windows hosts or tty<number> on Linux hosts). Open hw test.py test Python script and fill the correct COM port name in line 14:



```
udm = udm("<correct COM port name>", 921600)
```

Run eCPU tests using hw\_test.py Python script. The script will upload four test programs for eCPU and verify correctness of their operation. The last line of console output should be:

```
Total tests PASSED: 5 , FAILED: 0
```

## 3. Write software implementation of functionality for eCPU according to your variant

Write software implementation of your functionality and check its correctness. You can use your standard local gcc installation or an online tool (e.g. cplayground.com) for this task. Test result for our example is shown in Listing 1.

```
## A Comparison of Comparison
```

Listing 1 Testing software implementation using <a href="mailto:com">cplayground.com</a>

Go to activecore/designs/rtl/sigma/sw/benchmarks directory and add new directory for your software. In our example, the new directory is called findmaxval.

Create new C source file in the new directory. In our example, the file is called findmaxval.c. Write your program in this file. Source code for the example program in shown in Listing 2:



```
return max val;
}
// Main
int main( int argc, char* argv[] )
  unsigned int max index;
  unsigned int max val;
                                                                                0x44556677,
                              = {
                                      0x112233cc,
                                                    0x55aa55aa,
                                                                  0x01010202,
  unsigned
            int
                 datain[16]
0x00000003, 0x00000004, 0x00000005, 0x00000006, 0x00000007,
                                                                  0xdeadbeef,
                                                                                0xfefe8800,
0x23344556, 0x05050505, 0x07070707, 0x99999999, 0xbadc0ffe };
  IO LED = 0x55aa55aa;
  max val = FindMaxVal(&max index, datain);
  IO \overline{LED} = \max index;
  IO LED = max val;
                       // infinite loop
  while (1) {}
```

### Listing 2 C source code in findmaxval.c

**NOTE:** we have output 0x55aa55aa value to LEDs to mark the end of startup sequence and start of the target function FindMaxVal. In the end of the program, we output max index and max val values and send eCPU to infinite loop.

**NOTE:** since SIGMA MCU does not have standard output, we use LEDs to output resulting values.

Prepare executable image for eCPU. Open Makefile in activecore/designs/rtl/sigma/sw/benchmarks directory and add the reference to the new directory in bmarks variable (added line is highlighted in cyan). Source code for the updated bmarks assignment is shown in Listing 3:

```
bmarks = \
  heartbeat_variable \
  median \
  qsort \
  rsort \
  irq_counter \
  findmaxval \
  <commented lines>
```

#### Listing 3 Source code of the updated bmarks assignment in Makefile

Call make command from activecore/designs/rtl/sigma/sw/benchmarks directory to build the program image.

**NOTE:** since SIGMA MCU does not support hardware multiplication, consider using software one if needed. The example program mul sw is included in ActiveCore distribution.

## 4. Verify functional correctness in simulation

Open the testbench file activecore/designs/rtl/sigma/tb/riscv\_tb.sv, set up the CPU configuration, and make mem\_data parameter of sigma instance reference to your program image. For our example, code updates are shown in Listing 4.

```
sigma
#(
    //.CPU("riscv_1stage"),
    //.CPU("riscv_2stage"),
    //.CPU("riscv_3stage"),
```



```
//.CPU("riscv 4stage"),
  .CPU("riscv 5stage"),
  //.CPU("riscv 6stage"),
  .delay test flag(0),
  //.mem data("../../sw/benchmarks/heartbeat variable.riscv.hex"),
  //.mem data("../../sw/benchmarks/median.riscv.hex"),
  //.mem data("../../sw/benchmarks/qsort.riscv.hex"),
  //.mem_data("../../sw/benchmarks/rsort.riscv.hex"),
.mem_data("<PATH_TO_ACTIVECORE>/activecore/designs/rtl/sigma/sw/benchmarks/findmaxval.
riscv.hex"),
  .mem size (8192)
 sigma
  .clk i(CLK 100MHZ)
   .arst i(RST)
    .irq btn i(irq btn)
    .rx i(rx)
  //, .tx o()
    .gpio_bi(SW)
    .gpio_bo(LED)
```

Listing 4 Updated module instantiation in riscv\_tb.sv testbench

Simulation waveform for 5-stage eCPU configuration is shown in Figure 5.



Figure 5 Simulation waveform

The values on LEDs are correct, the program works as intended.

**NOTE:** if resulting values do not appear in simulation, check the program is placed in RAM. Compare first several values of /riscv tb/sigma/sigma tile/ram/ram dual/ram array to the program binary.

Measure the number of clock cycles needed to execute the program by various eCPU configurations. To switch eCPU configurations for simulation, uncomment corresponding CPU parameter of sigma instance in riscv\_tb.sv testbench from corresponding Vivado project. In the testbench, 100 MHz clock is generated, so 2440 ns equals 244 clock cycles. For our example, results are summarized in Table 1.



| eCPU configuration | Latency, clock cycles |
|--------------------|-----------------------|
| riscv_1stage       | 206                   |
| riscv_2stage       | 190                   |
| riscv_3stage       | 217                   |
| riscv_4stage       | 244                   |
| riscv_5stage       | 244                   |
| riscv_6stage       | 271                   |

Table 1 Performance (in clock cycles) of software implementations based on various eCPU configurations

### 5. Implement the design and collect metrics of the implementation

Characteristics of provided sigma tile configurations are shown in Table 2:

| eCPU configuration | Frequency, MHz | LUTs | FFs  |
|--------------------|----------------|------|------|
| riscv_1stage       | 75             | 2504 | 1706 |
| riscv_2stage       | 70             | 1966 | 1322 |
| riscv_3stage       | 100            | 1929 | 1474 |
| riscv_4stage       | 140            | 2330 | 1741 |
| riscv_5stage       | 160            | 2195 | 1782 |
| riscv_6stage       | 180            | 2253 | 1884 |

Table 2 Characteristics of provided sigma tile implementations

6. (if FPGA board available) Upload your program to SIGMA MCU and make sure it works correctly To upload your program, add loadelf command to the end of hw\_test.py script. For our example, the line is the following: sigma.tile.loadelf('<PATH\_TO\_ACTIVECORE>/activecore/designs/rtl/sigma/sw/benchmarks/fin dmaxval.riscv')

In our example, the LEDs show 0x8800 (16 least significant bits of 0xfefe8800 value). The program works as intended.

### 7. Analyze performance of implementations

Now we can analyze the absolute performance values of target functionality implementations based on various eCPU configurations. To get these values for each implementation in ns, multiply latency in clock cycles by 10 (10 ns clock period in simulation) and divide by simulation/actual frequency ratio (i.e. multiply latency in clock cycles by 1000 and divide by actual frequency in MHz). For our example, these values are shown in Table 3.



| eCPU configuration | Latency, ns |  |  |
|--------------------|-------------|--|--|
| riscv_1stage       | 2747        |  |  |
| riscv_2stage       | 2714        |  |  |
| riscv_3stage       | 2170        |  |  |
| riscv_4stage       | 1743        |  |  |
| riscv_5stage       | 1525        |  |  |
| riscv_6stage       | 1506        |  |  |

Table 3 Absolute performance of target functionality implementations based on various eCPU configurations

## 8. (optional) Integrate any previously designed in Lab 2 module in SIGMA MCU

Since sigma\_tile XIF protocol is identical to UDM system bus protocol (see Lab 1), previously designed modules can be seamlessly integrated in SIGMA MCU.

Integrate one of the previously designed modules in SIGMA MCU and feed it with data from eCPU.

## 9. Package your solution and submit to the teacher's email

The package content is equal to Lab 1 and Lab 2, but should also include the program for SIGMA MCU (source and binary).

## 6. VARIANTS

Same as for Lab 1.