Skip to content

jadavs/FPGA_FlappyBird

Repository files navigation

FPGA_FlappyBird

Developed Flappy Bird with SystemVerilog, ModelSIM on the Altera DE1SoC Cyclone V FPGA using ASMD and FSM design methodologies. This project was done for ECE 371 at the University of Washington. We used the mouse to control the bird and the HEX board on the FPGA to show the score.

Block Diagram for the System:
Flappy Bird Block Diagram

The Finite State Machine for the game manager:
Drawing FSM

Game Screenshots:
state3 state1 state2

In depth analysis of the code and design methodologies are outlined in the lab report attached

About

Developed Flappy Bird with SystemVerilog, ModelSIM on the Altera DE1SoC Cyclone V FPGA using ASMD and FSM design methodologies

Resources

Stars

Watchers

Forks

Releases

No releases published

Packages

No packages published