Skip to content

Commit

Permalink
target/mips: Remove CPUMIPSState::saarp field
Browse files Browse the repository at this point in the history
This field is never set, so remove the unreachable code.

Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Message-Id: <20240209090513.9401-5-philmd@linaro.org>
  • Loading branch information
philmd committed Feb 15, 2024
1 parent b267e78 commit c2bb8e1
Show file tree
Hide file tree
Showing 2 changed files with 0 additions and 7 deletions.
6 changes: 0 additions & 6 deletions hw/misc/mips_itu.c
Original file line number Diff line number Diff line change
Expand Up @@ -516,7 +516,6 @@ static void mips_itu_init(Object *obj)
static void mips_itu_realize(DeviceState *dev, Error **errp)
{
MIPSITUState *s = MIPS_ITU(dev);
CPUMIPSState *env;

if (s->num_fifo > ITC_FIFO_NUM_MAX) {
error_setg(errp, "Exceed maximum number of FIFO cells: %d",
Expand All @@ -533,11 +532,6 @@ static void mips_itu_realize(DeviceState *dev, Error **errp)
return;
}

env = &MIPS_CPU(s->cpu0)->env;
if (env->saarp) {
s->saar = env->CP0_SAAR;
}

s->cell = g_new(ITCStorageCell, get_num_cells(s));
}

Expand Down
1 change: 0 additions & 1 deletion target/mips/cpu.h
Original file line number Diff line number Diff line change
Expand Up @@ -1174,7 +1174,6 @@ typedef struct CPUArchState {
uint32_t CP0_Status_rw_bitmask; /* Read/write bits in CP0_Status */
uint32_t CP0_TCStatus_rw_bitmask; /* Read/write bits in CP0_TCStatus */
uint64_t insn_flags; /* Supported instruction set */
int saarp;

/* Fields up to this point are cleared by a CPU reset */
struct {} end_reset_fields;
Expand Down

0 comments on commit c2bb8e1

Please sign in to comment.