Skip to content

This experiment belongs to Analog and Digital Electronics IITR.​​​ Full Name: Even/Odd Parity Generator.

License

Notifications You must be signed in to change notification settings

virtual-labs/exp-parity-generator-iitr

Folders and files

NameName
Last commit message
Last commit date

Latest commit

 

History

19 Commits
 
 
 
 
 
 
 
 
 
 

Repository files navigation

Introduction

Discipline Electronics and Communication Engineering
Lab Analog and Digital Electronics-I
Experiment 7. To design a 3-bit even/odd parity generator circuit.

About the Experiment

Fill a brief description of this experiment here

Name of Developer Prof RS Anand
Institute IIT Roorkee
Email id anandfee@gmail.com
Department Electrical Engineering

Contributors List

SrNo Name Faculty or Student Department Institute Email id
1 Rajeev Kumar Senior Research Fellow Electrical Engineering IIT Roorkee rajeevkumar.rke@gmail.com
2 Nipun Jain Project Associate Electrical Engineering IIT Roorkee nipunjain1305@gmail.com
3 Pragya Daksh Project Associate Electrical Engineering IIT Roorkee prgdaksh@gmail.com
4 Piyush Rawat Project Associate Electrical Engineering IIT Roorkee rawatpiyush72@gmail.com

About

This experiment belongs to Analog and Digital Electronics IITR.​​​ Full Name: Even/Odd Parity Generator.

Topics

Resources

License

Stars

Watchers

Forks

Releases

No releases published

Packages

No packages published

Contributors 4

  •  
  •  
  •  
  •