Skip to content

Commit

Permalink
[PowerPC] make LR/LR8 CTR/CTR8 aliased (#76926)
Browse files Browse the repository at this point in the history
fixes #47156 
fixes #47155
  • Loading branch information
chenzheng1030 committed Jan 8, 2024
1 parent c7cae61 commit d6aef86
Show file tree
Hide file tree
Showing 2 changed files with 14 additions and 7 deletions.
9 changes: 6 additions & 3 deletions llvm/lib/Target/PowerPC/PPCRegisterInfo.td
Expand Up @@ -270,12 +270,15 @@ def CR7 : CR<7, "cr7", [CR7LT, CR7GT, CR7EQ, CR7UN]>, DwarfRegNum<[75, 75]>;

// Link register
def LR : SPR<8, "lr">, DwarfRegNum<[-2, 65]>;
//let Aliases = [LR] in
def LR8 : SPR<8, "lr">, DwarfRegNum<[65, -2]>;
def LR8 : SPR<8, "lr">, DwarfRegNum<[65, -2]> {
let Aliases = [LR];
}

// Count register
def CTR : SPR<9, "ctr">, DwarfRegNum<[-2, 66]>;
def CTR8 : SPR<9, "ctr">, DwarfRegNum<[66, -2]>;
def CTR8 : SPR<9, "ctr">, DwarfRegNum<[66, -2]> {
let Aliases = [CTR];
}

// VRsave register
def VRSAVE: SPR<256, "vrsave">, DwarfRegNum<[109]>;
Expand Down
12 changes: 8 additions & 4 deletions llvm/test/CodeGen/PowerPC/pr47155-47156.ll
Expand Up @@ -9,9 +9,11 @@ define void @pr47155() {
; CHECK-NEXT: pr47155:%bb.0 entry
; CHECK: SU(0): INLINEASM &"mtlr 31"{{.*}}implicit-def early-clobber $lr
; CHECK: Successors:
; CHECK-NEXT: SU(1): Out Latency=0
; CHECK-NEXT: SU(1): Ord Latency=0 Barrier
; CHECK-NEXT: SU(1): INLINEASM &"mtlr 31"{{.*}}implicit-def early-clobber $lr8
; CHECK: Predecessors:
; CHECK-NEXT: SU(0): Out Latency=0
; CHECK-NEXT: SU(0): Ord Latency=0 Barrier
; CHECK-NEXT: ExitSU:
entry:
Expand All @@ -25,11 +27,13 @@ define void @pr47156(ptr %fn) {
; CHECK: ********** MI Scheduling **********
; CHECK-NEXT: pr47156:%bb.0 entry
; CHECK: SU(0): INLINEASM &"mtctr 31"{{.*}}implicit-def early-clobber $ctr
; CHECK-NOT: Successors:
; CHECK-NOT: Predecessors:
; CHECK: SU(1): MTCTR8 renamable $x3, implicit-def $ctr8
; CHECK: Successors:
; CHECK-NEXT: ExitSU:
; CHECK-NEXT: SU(1): Out Latency=0
; CHECK-NEXT: SU(1): MTCTR8 renamable $x3, implicit-def $ctr8
; CHECK: Predecessors:
; CHECK-NEXT: SU(0): Out Latency=0
; CHECK-NEXT: Successors:
; CHECK-NEXT: ExitSU:
; CHECK-NEXT: SU(2):
entry:
call void asm sideeffect "mtctr 31", "~{ctr}"()
Expand Down

0 comments on commit d6aef86

Please sign in to comment.