HES™ is a SoC/ASIC pre-silicon prototyping solution for hardware verification and software validation teams and the High Performance Computing (HPC) platform for algorithms acceleration. The boards are based on largest Virtex-7 and Virtex UltraScale FPGA and appear in single or multi-FPGA configurations and can be interconnected on a backplane board providing up to 663 Million ASIC gates.
Aldec provides the following FPGA prototyping boards:
- Virtex UltraScale+ Boards
- Virtex UltraScale Boards
- Kintex UltraScale+ Boards
- Virtex-7 Boards
Vivado board definition files contain configuration of FPGAs available on the board to simplify using the Aldec HES board in Xilinx Vivado tool.
The board definition files for HES boards can be found in Vivado-board_files folder.
The board definition files are provided for the following Aldec HES boards:
- HES-XCKU11P-DDR4 (Xilinx Kintex UltraScale+ XCKU11P FPGA)
- HES-XCVU9P-QDR (Xilinx Virtex UltraScale+ XCVU9P FPGA)
- HES-XCVU9P-ZU7EV (Xilinx ZU7EV Zynq® UltraScale+™ MPSoC and a VU9P Virtex® UltraScale+™ FPGA)
- HESXUS1320BPX (Xilinx Virtex UltraScale XCVU440)
- HES-US-440 (Xilinx Virtex UltraScale XCVU440)