Skip to content
Merged
Show file tree
Hide file tree
Changes from all commits
Commits
File filter

Filter by extension

Filter by extension

Conversations
Failed to load comments.
Loading
Jump to
Jump to file
Failed to load files.
Loading
Diff view
Diff view
19 changes: 19 additions & 0 deletions llvm/lib/Target/LoongArch/LoongArchISelLowering.cpp
Original file line number Diff line number Diff line change
Expand Up @@ -9305,3 +9305,22 @@ bool LoongArchTargetLowering::SimplifyDemandedBitsForTargetNode(
return TargetLowering::SimplifyDemandedBitsForTargetNode(
Op, OriginalDemandedBits, OriginalDemandedElts, Known, TLO, Depth);
}

bool LoongArchTargetLowering::shouldScalarizeBinop(SDValue VecOp) const {
unsigned Opc = VecOp.getOpcode();

// Assume target opcodes can't be scalarized.
// TODO - do we have any exceptions?
if (Opc >= ISD::BUILTIN_OP_END || !isBinOp(Opc))
return false;

// If the vector op is not supported, try to convert to scalar.
EVT VecVT = VecOp.getValueType();
if (!isOperationLegalOrCustomOrPromote(Opc, VecVT))
return true;

// If the vector op is supported, but the scalar op is not, the transform may
// not be worthwhile.
EVT ScalarVT = VecVT.getScalarType();
return isOperationLegalOrCustomOrPromote(Opc, ScalarVT);
}
2 changes: 2 additions & 0 deletions llvm/lib/Target/LoongArch/LoongArchISelLowering.h
Original file line number Diff line number Diff line change
Expand Up @@ -337,6 +337,8 @@ class LoongArchTargetLowering : public TargetLowering {
TargetLoweringOpt &TLO,
unsigned Depth) const override;

bool shouldScalarizeBinop(SDValue VecOp) const override;

private:
/// Target-specific function used to lower LoongArch calling conventions.
typedef bool LoongArchCCAssignFn(const DataLayout &DL, LoongArchABI::ABI ABI,
Expand Down
59 changes: 23 additions & 36 deletions llvm/test/CodeGen/LoongArch/lasx/extract-binop.ll
Original file line number Diff line number Diff line change
Expand Up @@ -31,12 +31,18 @@ entry:
}

define i32 @extractelt_add_v8i32(ptr %p) {
; CHECK-LABEL: extractelt_add_v8i32:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: xvld $xr0, $a0, 0
; CHECK-NEXT: xvaddi.wu $xr0, $xr0, 13
; CHECK-NEXT: xvpickve2gr.w $a0, $xr0, 2
; CHECK-NEXT: ret
; LA32-LABEL: extractelt_add_v8i32:
; LA32: # %bb.0: # %entry
; LA32-NEXT: ld.w $a0, $a0, 8
; LA32-NEXT: addi.w $a0, $a0, 13
; LA32-NEXT: ret
;
; LA64-LABEL: extractelt_add_v8i32:
; LA64: # %bb.0: # %entry
; LA64-NEXT: xvld $xr0, $a0, 0
; LA64-NEXT: xvaddi.wu $xr0, $xr0, 13
; LA64-NEXT: xvpickve2gr.w $a0, $xr0, 2
; LA64-NEXT: ret
entry:
%x = load <8 x i32>, ptr %p
%add = add <8 x i32> %x, <i32 11, i32 12, i32 13, i32 14, i32 11, i32 12, i32 13, i32 14>
Expand All @@ -55,9 +61,8 @@ define i64 @extractelt_add_v4i64(ptr %p) {
;
; LA64-LABEL: extractelt_add_v4i64:
; LA64: # %bb.0: # %entry
; LA64-NEXT: xvld $xr0, $a0, 0
; LA64-NEXT: xvaddi.du $xr0, $xr0, 12
; LA64-NEXT: xvpickve2gr.d $a0, $xr0, 1
; LA64-NEXT: ld.d $a0, $a0, 8
; LA64-NEXT: addi.d $a0, $a0, 12
; LA64-NEXT: ret
entry:
%x = load <4 x i64>, ptr %p
Expand All @@ -69,12 +74,9 @@ entry:
define float @extractelt_fadd_v8f32(ptr %p) {
; CHECK-LABEL: extractelt_fadd_v8f32:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: xvld $xr0, $a0, 0
; CHECK-NEXT: lu12i.w $a0, 267520
; CHECK-NEXT: xvreplgr2vr.w $xr1, $a0
; CHECK-NEXT: xvfadd.s $xr0, $xr0, $xr1
; CHECK-NEXT: xvpickve.w $xr0, $xr0, 2
; CHECK-NEXT: # kill: def $f0 killed $f0 killed $xr0
; CHECK-NEXT: fld.s $fa0, $a0, 8
; CHECK-NEXT: vldi $vr1, -1238
; CHECK-NEXT: fadd.s $fa0, $fa0, $fa1
; CHECK-NEXT: ret
entry:
%x = load <8 x float>, ptr %p
Expand All @@ -84,27 +86,12 @@ entry:
}

define double @extractelt_fadd_v4f64(ptr %p) {
; LA32-LABEL: extractelt_fadd_v4f64:
; LA32: # %bb.0: # %entry
; LA32-NEXT: xvld $xr0, $a0, 0
; LA32-NEXT: pcalau12i $a0, %pc_hi20(.LCPI5_0)
; LA32-NEXT: xvld $xr1, $a0, %pc_lo12(.LCPI5_0)
; LA32-NEXT: xvfadd.d $xr0, $xr0, $xr1
; LA32-NEXT: xvpickve.d $xr0, $xr0, 1
; LA32-NEXT: # kill: def $f0_64 killed $f0_64 killed $xr0
; LA32-NEXT: ret
;
; LA64-LABEL: extractelt_fadd_v4f64:
; LA64: # %bb.0: # %entry
; LA64-NEXT: xvld $xr0, $a0, 0
; LA64-NEXT: ori $a0, $zero, 0
; LA64-NEXT: lu32i.d $a0, -524288
; LA64-NEXT: lu52i.d $a0, $a0, 1026
; LA64-NEXT: xvreplgr2vr.d $xr1, $a0
; LA64-NEXT: xvfadd.d $xr0, $xr0, $xr1
; LA64-NEXT: xvpickve.d $xr0, $xr0, 1
; LA64-NEXT: # kill: def $f0_64 killed $f0_64 killed $xr0
; LA64-NEXT: ret
; CHECK-LABEL: extractelt_fadd_v4f64:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: fld.d $fa0, $a0, 8
; CHECK-NEXT: vldi $vr1, -984
; CHECK-NEXT: fadd.d $fa0, $fa0, $fa1
; CHECK-NEXT: ret
entry:
%x = load <4 x double>, ptr %p
%add = fadd <4 x double> %x, <double 11.0, double 12.0, double 13.0, double 14.0>
Expand Down
59 changes: 23 additions & 36 deletions llvm/test/CodeGen/LoongArch/lsx/extract-binop.ll
Original file line number Diff line number Diff line change
Expand Up @@ -31,12 +31,18 @@ entry:
}

define i32 @extractelt_add_v4i32(ptr %p) {
; CHECK-LABEL: extractelt_add_v4i32:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: vld $vr0, $a0, 0
; CHECK-NEXT: vaddi.wu $vr0, $vr0, 13
; CHECK-NEXT: vpickve2gr.w $a0, $vr0, 2
; CHECK-NEXT: ret
; LA32-LABEL: extractelt_add_v4i32:
; LA32: # %bb.0: # %entry
; LA32-NEXT: ld.w $a0, $a0, 8
; LA32-NEXT: addi.w $a0, $a0, 13
; LA32-NEXT: ret
;
; LA64-LABEL: extractelt_add_v4i32:
; LA64: # %bb.0: # %entry
; LA64-NEXT: vld $vr0, $a0, 0
; LA64-NEXT: vaddi.wu $vr0, $vr0, 13
; LA64-NEXT: vpickve2gr.w $a0, $vr0, 2
; LA64-NEXT: ret
entry:
%x = load <4 x i32>, ptr %p
%add = add <4 x i32> %x, <i32 11, i32 12, i32 13, i32 14>
Expand All @@ -55,9 +61,8 @@ define i64 @extractelt_add_v2i64(ptr %p) {
;
; LA64-LABEL: extractelt_add_v2i64:
; LA64: # %bb.0: # %entry
; LA64-NEXT: vld $vr0, $a0, 0
; LA64-NEXT: vaddi.du $vr0, $vr0, 12
; LA64-NEXT: vpickve2gr.d $a0, $vr0, 1
; LA64-NEXT: ld.d $a0, $a0, 8
; LA64-NEXT: addi.d $a0, $a0, 12
; LA64-NEXT: ret
entry:
%x = load <2 x i64>, ptr %p
Expand All @@ -69,12 +74,9 @@ entry:
define float @extractelt_fadd_v4f32(ptr %p) {
; CHECK-LABEL: extractelt_fadd_v4f32:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: vld $vr0, $a0, 0
; CHECK-NEXT: lu12i.w $a0, 267520
; CHECK-NEXT: vreplgr2vr.w $vr1, $a0
; CHECK-NEXT: vfadd.s $vr0, $vr0, $vr1
; CHECK-NEXT: vreplvei.w $vr0, $vr0, 2
; CHECK-NEXT: # kill: def $f0 killed $f0 killed $vr0
; CHECK-NEXT: fld.s $fa0, $a0, 8
; CHECK-NEXT: vldi $vr1, -1238
; CHECK-NEXT: fadd.s $fa0, $fa0, $fa1
; CHECK-NEXT: ret
entry:
%x = load <4 x float>, ptr %p
Expand All @@ -84,27 +86,12 @@ entry:
}

define double @extractelt_fadd_v2f64(ptr %p) {
; LA32-LABEL: extractelt_fadd_v2f64:
; LA32: # %bb.0: # %entry
; LA32-NEXT: vld $vr0, $a0, 0
; LA32-NEXT: pcalau12i $a0, %pc_hi20(.LCPI5_0)
; LA32-NEXT: vld $vr1, $a0, %pc_lo12(.LCPI5_0)
; LA32-NEXT: vfadd.d $vr0, $vr0, $vr1
; LA32-NEXT: vreplvei.d $vr0, $vr0, 1
; LA32-NEXT: # kill: def $f0_64 killed $f0_64 killed $vr0
; LA32-NEXT: ret
;
; LA64-LABEL: extractelt_fadd_v2f64:
; LA64: # %bb.0: # %entry
; LA64-NEXT: vld $vr0, $a0, 0
; LA64-NEXT: ori $a0, $zero, 0
; LA64-NEXT: lu32i.d $a0, -524288
; LA64-NEXT: lu52i.d $a0, $a0, 1026
; LA64-NEXT: vreplgr2vr.d $vr1, $a0
; LA64-NEXT: vfadd.d $vr0, $vr0, $vr1
; LA64-NEXT: vreplvei.d $vr0, $vr0, 1
; LA64-NEXT: # kill: def $f0_64 killed $f0_64 killed $vr0
; LA64-NEXT: ret
; CHECK-LABEL: extractelt_fadd_v2f64:
; CHECK: # %bb.0: # %entry
; CHECK-NEXT: fld.d $fa0, $a0, 8
; CHECK-NEXT: vldi $vr1, -984
; CHECK-NEXT: fadd.d $fa0, $fa0, $fa1
; CHECK-NEXT: ret
entry:
%x = load <2 x double>, ptr %p
%add = fadd <2 x double> %x, <double 11.0, double 12.0>
Expand Down