@@ -830,6 +830,43 @@ static const struct dwxgmac3_error_desc dwxgmac3_dma_errors[32]= {
830830 { false, "UNKNOWN" , "Unknown Error" }, /* 31 */
831831};
832832
833+ static const char * const dpp_rx_err = "Read Rx Descriptor Parity checker Error" ;
834+ static const char * const dpp_tx_err = "Read Tx Descriptor Parity checker Error" ;
835+ static const struct dwxgmac3_error_desc dwxgmac3_dma_dpp_errors [32 ] = {
836+ { true, "TDPES0" , dpp_tx_err },
837+ { true, "TDPES1" , dpp_tx_err },
838+ { true, "TDPES2" , dpp_tx_err },
839+ { true, "TDPES3" , dpp_tx_err },
840+ { true, "TDPES4" , dpp_tx_err },
841+ { true, "TDPES5" , dpp_tx_err },
842+ { true, "TDPES6" , dpp_tx_err },
843+ { true, "TDPES7" , dpp_tx_err },
844+ { true, "TDPES8" , dpp_tx_err },
845+ { true, "TDPES9" , dpp_tx_err },
846+ { true, "TDPES10" , dpp_tx_err },
847+ { true, "TDPES11" , dpp_tx_err },
848+ { true, "TDPES12" , dpp_tx_err },
849+ { true, "TDPES13" , dpp_tx_err },
850+ { true, "TDPES14" , dpp_tx_err },
851+ { true, "TDPES15" , dpp_tx_err },
852+ { true, "RDPES0" , dpp_rx_err },
853+ { true, "RDPES1" , dpp_rx_err },
854+ { true, "RDPES2" , dpp_rx_err },
855+ { true, "RDPES3" , dpp_rx_err },
856+ { true, "RDPES4" , dpp_rx_err },
857+ { true, "RDPES5" , dpp_rx_err },
858+ { true, "RDPES6" , dpp_rx_err },
859+ { true, "RDPES7" , dpp_rx_err },
860+ { true, "RDPES8" , dpp_rx_err },
861+ { true, "RDPES9" , dpp_rx_err },
862+ { true, "RDPES10" , dpp_rx_err },
863+ { true, "RDPES11" , dpp_rx_err },
864+ { true, "RDPES12" , dpp_rx_err },
865+ { true, "RDPES13" , dpp_rx_err },
866+ { true, "RDPES14" , dpp_rx_err },
867+ { true, "RDPES15" , dpp_rx_err },
868+ };
869+
833870static void dwxgmac3_handle_dma_err (struct net_device * ndev ,
834871 void __iomem * ioaddr , bool correctable ,
835872 struct stmmac_safety_stats * stats )
@@ -841,6 +878,13 @@ static void dwxgmac3_handle_dma_err(struct net_device *ndev,
841878
842879 dwxgmac3_log_error (ndev , value , correctable , "DMA" ,
843880 dwxgmac3_dma_errors , STAT_OFF (dma_errors ), stats );
881+
882+ value = readl (ioaddr + XGMAC_DMA_DPP_INT_STATUS );
883+ writel (value , ioaddr + XGMAC_DMA_DPP_INT_STATUS );
884+
885+ dwxgmac3_log_error (ndev , value , false, "DMA_DPP" ,
886+ dwxgmac3_dma_dpp_errors ,
887+ STAT_OFF (dma_dpp_errors ), stats );
844888}
845889
846890static int
@@ -881,6 +925,12 @@ dwxgmac3_safety_feat_config(void __iomem *ioaddr, unsigned int asp,
881925 value |= XGMAC_TMOUTEN ; /* FSM Timeout Feature */
882926 writel (value , ioaddr + XGMAC_MAC_FSM_CONTROL );
883927
928+ /* 5. Enable Data Path Parity Protection */
929+ value = readl (ioaddr + XGMAC_MTL_DPP_CONTROL );
930+ /* already enabled by default, explicit enable it again */
931+ value &= ~XGMAC_DDPP_DISABLE ;
932+ writel (value , ioaddr + XGMAC_MTL_DPP_CONTROL );
933+
884934 return 0 ;
885935}
886936
@@ -914,7 +964,11 @@ static int dwxgmac3_safety_feat_irq_status(struct net_device *ndev,
914964 ret |= !corr ;
915965 }
916966
917- err = dma & (XGMAC_DEUIS | XGMAC_DECIS );
967+ /* DMA_DPP_Interrupt_Status is indicated by MCSIS bit in
968+ * DMA_Safety_Interrupt_Status, so we handle DMA Data Path
969+ * Parity Errors here
970+ */
971+ err = dma & (XGMAC_DEUIS | XGMAC_DECIS | XGMAC_MCSIS );
918972 corr = dma & XGMAC_DECIS ;
919973 if (err ) {
920974 dwxgmac3_handle_dma_err (ndev , ioaddr , corr , stats );
@@ -930,6 +984,7 @@ static const struct dwxgmac3_error {
930984 { dwxgmac3_mac_errors },
931985 { dwxgmac3_mtl_errors },
932986 { dwxgmac3_dma_errors },
987+ { dwxgmac3_dma_dpp_errors },
933988};
934989
935990static int dwxgmac3_safety_feat_dump (struct stmmac_safety_stats * stats ,
0 commit comments