Skip to content

Commit dd69bd8

Browse files
Swati Agarwalstorulf
authored andcommitted
dt-bindings: mmc: arasan,sdci: Add gate property for Xilinx platforms
Add gate property in example node for Xilinx platforms which will be used to ungate the DLL clock. DLL clock is required for higher frequencies like 50MHz, 100MHz and 200MHz. DLL clock is automatically selected by the SD controller when the SD output clock frequency is more than 25 MHz. Signed-off-by: Swati Agarwal <swati.agarwal@amd.com> Co-developed-by: Sai Krishna Potthuri <sai.krishna.potthuri@amd.com> Signed-off-by: Sai Krishna Potthuri <sai.krishna.potthuri@amd.com> Acked-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org> Link: https://lore.kernel.org/r/20231114102321.1147951-1-sai.krishna.potthuri@amd.com Signed-off-by: Ulf Hansson <ulf.hansson@linaro.org>
1 parent 43658a5 commit dd69bd8

File tree

1 file changed

+4
-4
lines changed

1 file changed

+4
-4
lines changed

Documentation/devicetree/bindings/mmc/arasan,sdhci.yaml

Lines changed: 4 additions & 4 deletions
Original file line numberDiff line numberDiff line change
@@ -226,8 +226,8 @@ examples:
226226
interrupt-parent = <&gic>;
227227
interrupts = <0 48 4>;
228228
reg = <0xff160000 0x1000>;
229-
clocks = <&clk200>, <&clk200>;
230-
clock-names = "clk_xin", "clk_ahb";
229+
clocks = <&clk200>, <&clk200>, <&clk1200>;
230+
clock-names = "clk_xin", "clk_ahb", "gate";
231231
clock-output-names = "clk_out_sd0", "clk_in_sd0";
232232
#clock-cells = <1>;
233233
clk-phase-sd-hs = <63>, <72>;
@@ -239,8 +239,8 @@ examples:
239239
interrupt-parent = <&gic>;
240240
interrupts = <0 126 4>;
241241
reg = <0xf1040000 0x10000>;
242-
clocks = <&clk200>, <&clk200>;
243-
clock-names = "clk_xin", "clk_ahb";
242+
clocks = <&clk200>, <&clk200>, <&clk1200>;
243+
clock-names = "clk_xin", "clk_ahb", "gate";
244244
clock-output-names = "clk_out_sd0", "clk_in_sd0";
245245
#clock-cells = <1>;
246246
clk-phase-sd-hs = <132>, <60>;

0 commit comments

Comments
 (0)