Skip to content

Commit c18b117

Browse files
marekolsakalexdeucher
authored andcommitted
drm/radeon: allow FP16 color clear registers on r500
Probably not a candidate for stable kernels because of conflicts in DRM versioning. Signed-off-by: Marek Olšák <maraeo@gmail.com> Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
1 parent 19fc42e commit c18b117

File tree

2 files changed

+4
-1
lines changed

2 files changed

+4
-1
lines changed

drivers/gpu/drm/radeon/radeon_drv.c

Lines changed: 2 additions & 1 deletion
Original file line numberDiff line numberDiff line change
@@ -69,9 +69,10 @@
6969
* 2.26.0 - r600-eg: fix htile size computation
7070
* 2.27.0 - r600-SI: Add CS ioctl support for async DMA
7171
* 2.28.0 - r600-eg: Add MEM_WRITE packet support
72+
* 2.29.0 - R500 FP16 color clear registers
7273
*/
7374
#define KMS_DRIVER_MAJOR 2
74-
#define KMS_DRIVER_MINOR 28
75+
#define KMS_DRIVER_MINOR 29
7576
#define KMS_DRIVER_PATCHLEVEL 0
7677
int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags);
7778
int radeon_driver_unload_kms(struct drm_device *dev);

drivers/gpu/drm/radeon/reg_srcs/rv515

Lines changed: 2 additions & 0 deletions
Original file line numberDiff line numberDiff line change
@@ -324,6 +324,8 @@ rv515 0x6d40
324324
0x46AC US_OUT_FMT_2
325325
0x46B0 US_OUT_FMT_3
326326
0x46B4 US_W_FMT
327+
0x46C0 RB3D_COLOR_CLEAR_VALUE_AR
328+
0x46C4 RB3D_COLOR_CLEAR_VALUE_GB
327329
0x4BC0 FG_FOG_BLEND
328330
0x4BC4 FG_FOG_FACTOR
329331
0x4BC8 FG_FOG_COLOR_R

0 commit comments

Comments
 (0)