A Verilog based implementation of the RV32I Unprivileged RISC-V Instruction Set Architecture. A subset of the RV32I Base Module has been implemented. The functions that have not been included are CSR functions, fence, ecall and ebreak.
- Entirely written in Verilog.
- Requires 1 clock cycle to complete any instruction (except LOAD - Requires two cycles).
- Single RISC-V Hart only.
- The privileged ISA is not implemented.
- FENCE, FENCE.I and CSR instructions are not implemented.
- K Extension - Zkn and Zks - Implemented
- Implement a classic 5-stage RISC pipeline.
- Evaluate the implementation of the privileged ISA.
- GPIO, LED, UART Support.
Paulson K Antony - 17BEC1147
Nikshith Narayan Ramesh - 17BEC1097
Pranav Suryadevara - 17BEC1073
Prof. Prathiba A - Project Guide
Vellore Institute of Technology, Chennai Campus,
Vandalur-Kelambakkam Road,
Chennai - 600127