Skip to content
#

mips-pipline-processor-verilog

Here are 2 public repositories matching this topic...

Language: All
Filter by language

Implementation of a 32-bit 5 stage Pipelined MIPS Processor using RTL coding in Verilog on ModelSim simulator. The processor datapath and control units are designed for Arithmetic and Logical instructions (all r-type instructions + addi, andi, ori, slti), Data transfer instructions (lw, sw), Branch and jump instructions (beq, j). Forwarding cont…

  • Updated Mar 22, 2022
  • Verilog

Improve this page

Add a description, image, and links to the mips-pipline-processor-verilog topic page so that developers can more easily learn about it.

Curate this topic

Add this topic to your repo

To associate your repository with the mips-pipline-processor-verilog topic, visit your repo's landing page and select "manage topics."

Learn more