Pinned Loading
-
FYP--Risc-V-32-bit-Matrix-Mac
FYP--Risc-V-32-bit-Matrix-Mac PublicForked from theuppercaseguy/FYP--Risc-V-32-bit-Matrix-Mac
A risc v based architecture to develop a core/ processor which is capable of Matrix MAC Operations
Verilog 1
-
Advanced-Physical-Design-using-OpenLANE-and-Skywater-130-PDK
Advanced-Physical-Design-using-OpenLANE-and-Skywater-130-PDK PublicForked from prajwalita17/Advanced-Physical-Design-using-OpenLANE-and-Skywater-130-PDK
This repository contains a step by step procedure to the complete RTL2GDSII flow of PICORV32A RISC-V core design using open-source EDA tool OpenLANE and Google-Skywater’s first manufacturable open …
-
axi-crossbar
axi-crossbar PublicForked from dpretet/axi-crossbar
An AXI4 crossbar implementation in SystemVerilog
SystemVerilog
-
Canary-RV32IMA
Canary-RV32IMA PublicForked from SiddantY/Canary
Hardware Scheduled Dual Core RISC-V (OOO IMAC + Pipelined IA) Processor with a snoop bus interconnect (MESI Protocol) -- all in SystemVerilog
Assembly
-
picorv32
picorv32 PublicForked from YosysHQ/picorv32
PicoRV32 - A Size-Optimized RISC-V CPU
Verilog
-
scr1
scr1 PublicForked from syntacore/scr1
SCR1 is a high-quality open-source RISC-V MCU core in Verilog
SystemVerilog
If the problem persists, check the GitHub status page or contact support.