cdsAsync: An Asynchronous VLSI Toolset & Schematic Library
-
Updated
Aug 10, 2019 - Verilog
cdsAsync: An Asynchronous VLSI Toolset & Schematic Library
Fully pipelined DLX Microprocessor optimized for energy efficiency and testing purposes developed in VHDL. Simulation with Intel® ModelSim®, synthesis under Synopsys® DC Ultra™, and physical layout using Cadence® Innovus™ Implementation System.
Verification of Digital Systems (EE382M)
IR drop analysis is a critical step in digital design, focusing on the potential difference (voltage drop) between two points in a conducting wire due to its resistance. This phenomenon, described by Ohm's Law (V=IR), can significantly impact the performance of integrated circuits (IC).
Repository for my VLSI I final project. We build a naive ML processor in Verilog and simulated and synthesised it using Cadence Tools.
Discover the 32-Bit RISC Processor Architecture based on MIPS, designed for efficient computing. This repository includes a comprehensive simulation and implementation guide, detailed documentation, and fully commented Verilog code, making it an invaluable resource for students and professionals interested in hardware design and computer architectu
Add a description, image, and links to the cadence topic page so that developers can more easily learn about it.
To associate your repository with the cadence topic, visit your repo's landing page and select "manage topics."