Repository gathering basic modules for CDC purpose
-
Updated
Dec 31, 2019 - SystemVerilog
Repository gathering basic modules for CDC purpose
A collection of debugging busses developed and presented at zipcpu.com
Audio Signal Processing SoC Project Website
Covers the DEEDS training material for electronic Design
Tetris in low level programming. Made for Nios II processors.
This project implements a "Dino Run" game on a Basys 3 FPGA Board using SystemVerilog, with a state machine controlling game logic and VGA display output. The design includes modules for random number generation, obstacle management, and a score counter, all integrated to create a functional side-scrolling game.
Minimal SoC design for alarm clock
Graph Processing Framework that supports || OpenMP || CAPI
It contains 10 assignments based on simulation and testing of hardware codes on BASYS board.
Add a description, image, and links to the fgpa topic page so that developers can more easily learn about it.
To associate your repository with the fgpa topic, visit your repo's landing page and select "manage topics."