✔️Port of RISCOF to check the NEORV32 for RISC-V ISA compatibility.
-
Updated
May 30, 2024 - Python
Unlike most other ISA designs, the RISC-V ISA is provided under open source licenses that do not require fees to use. A number of companies are offering or have announced RISC-V hardware, open source operating systems with RISC-V support are available and the instruction set is supported in several popular software toolchains.
Notable features of the RISC-V ISA include a load–store architecture, bit patterns to simplify the multiplexers in a CPU, IEEE 754 floating-point, a design that is architecturally neutral, and placing most-significant bits at a fixed location to speed sign extension. The instruction set is designed for a wide range of uses. The base instruction set has a fixed length of 32-bit naturally aligned instructions, and the ISA supports variable length extensions where each instruction could be an any number of 16-bit parcels in length. Subsets support small embedded systems, personal computers, supercomputers with vector processors, and warehouse-scale 19 inch rack-mounted parallel computers.
✔️Port of RISCOF to check the NEORV32 for RISC-V ISA compatibility.
Nebula: a microarchitecture simulator built from loosely coupled microservices
RiVer Core is an open source Python based RISC-V Core Verification framework.
Your Gateway to Embedded Software Development Excellence 👽
A book about how to write OS kernels in Rust easily.
PlatformIO platform for CH32V RISC-V chips (CH32V003, CH32V103, CH32V20x, CH32V30x, CH32X035) and CH56x, CH57x, CH58x, CH59x
Minimal assembler and ecosystem for bare-metal RISC-V development
Source files and notes of my Final Year Project, as part of an MEng in Electronics and Information Engineering from Imperial College London